2 FreeRTOS.org V4.8.0 - Copyright (C) 2003-2008 Richard Barry.
\r
4 This file is part of the FreeRTOS.org distribution.
\r
6 FreeRTOS.org is free software; you can redistribute it and/or modify
\r
7 it under the terms of the GNU General Public License as published by
\r
8 the Free Software Foundation; either version 2 of the License, or
\r
9 (at your option) any later version.
\r
11 FreeRTOS.org is distributed in the hope that it will be useful,
\r
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
\r
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
\r
14 GNU General Public License for more details.
\r
16 You should have received a copy of the GNU General Public License
\r
17 along with FreeRTOS.org; if not, write to the Free Software
\r
18 Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
\r
20 A special exception to the GPL can be applied should you wish to distribute
\r
21 a combined work that includes FreeRTOS.org, without being obliged to provide
\r
22 the source code for any proprietary components. See the licensing section
\r
23 of http://www.FreeRTOS.org for full details of how and when the exception
\r
26 ***************************************************************************
\r
27 ***************************************************************************
\r
29 * SAVE TIME AND MONEY! Why not get us to quote to get FreeRTOS.org *
\r
30 * running on your hardware - or even write all or part of your application*
\r
31 * for you? See http://www.OpenRTOS.com for details. *
\r
33 ***************************************************************************
\r
34 ***************************************************************************
\r
36 Please ensure to read the configuration and relevant port sections of the
\r
37 online documentation.
\r
39 http://www.FreeRTOS.org - Documentation, latest information, license and
\r
42 http://www.SafeRTOS.com - A version that is certified for use in safety
\r
45 http://www.OpenRTOS.com - Commercial support, development, porting,
\r
46 licensing and training services.
\r
50 BASIC INTERRUPT DRIVEN SERIAL PORT DRIVER FOR USART0.
\r
52 This file contains all the serial port components that can be compiled to
\r
53 either ARM or THUMB mode. Components that must be compiled to ARM mode are
\r
54 contained in serialISR.c.
\r
57 /* Standard includes. */
\r
60 /* Scheduler includes. */
\r
61 #include "FreeRTOS.h"
\r
65 /* Demo application includes. */
\r
67 #include "AT91R40008.h"
\r
72 /*-----------------------------------------------------------*/
\r
74 /* Constants to setup and access the UART. */
\r
75 #define portUSART0_AIC_CHANNEL ( ( unsigned portLONG ) 2 )
\r
77 #define serINVALID_QUEUE ( ( xQueueHandle ) 0 )
\r
78 #define serHANDLE ( ( xComPortHandle ) 1 )
\r
79 #define serNO_BLOCK ( ( portTickType ) 0 )
\r
81 /*-----------------------------------------------------------*/
\r
83 /* Queues used to hold received characters, and characters waiting to be
\r
85 static xQueueHandle xRxedChars;
\r
86 static xQueueHandle xCharsForTx;
\r
88 /*-----------------------------------------------------------*/
\r
91 * The queues are created in serialISR.c as they are used from the ISR.
\r
92 * Obtain references to the queues and THRE Empty flag.
\r
94 extern void vSerialISRCreateQueues( unsigned portBASE_TYPE uxQueueLength, xQueueHandle *pxRxedChars, xQueueHandle *pxCharsForTx );
\r
96 /*-----------------------------------------------------------*/
\r
98 xComPortHandle xSerialPortInitMinimal( unsigned portLONG ulWantedBaud, unsigned portBASE_TYPE uxQueueLength )
\r
100 unsigned portLONG ulSpeed;
\r
101 unsigned portLONG ulCD;
\r
102 xComPortHandle xReturn = serHANDLE;
\r
103 extern void ( vUART_ISR_Wrapper )( void );
\r
105 /* The queues are used in the serial ISR routine, so are created from
\r
106 serialISR.c (which is always compiled to ARM mode. */
\r
107 vSerialISRCreateQueues( uxQueueLength, &xRxedChars, &xCharsForTx );
\r
110 ( xRxedChars != serINVALID_QUEUE ) &&
\r
111 ( xCharsForTx != serINVALID_QUEUE ) &&
\r
112 ( ulWantedBaud != ( unsigned portLONG ) 0 )
\r
115 portENTER_CRITICAL();
\r
117 /* Enable clock to USART0... */
\r
118 AT91C_BASE_PS->PS_PCER = AT91C_PS_US0;
\r
120 /* Disable all USART0 interrupt sources to begin... */
\r
121 AT91C_BASE_US0->US_IDR = 0xFFFFFFFF;
\r
123 /* Reset various status bits (just in case)... */
\r
124 AT91C_BASE_US0->US_CR = US_RSTSTA;
\r
126 AT91C_BASE_PIO->PIO_PDR = TXD0 | RXD0; /* Enable RXD and TXD pins */
\r
127 AT91C_BASE_US0->US_CR = US_RSTRX | US_RSTTX | US_RXDIS | US_TXDIS;
\r
129 /* Clear Transmit and Receive Counters */
\r
130 AT91C_BASE_US0->US_RCR = 0;
\r
131 AT91C_BASE_US0->US_TCR = 0;
\r
133 /* Input clock to baud rate generator is MCK */
\r
134 ulSpeed = configCPU_CLOCK_HZ * 10;
\r
135 ulSpeed = ulSpeed / 16;
\r
136 ulSpeed = ulSpeed / ulWantedBaud;
\r
138 /* compute the error */
\r
139 ulCD = ulSpeed / 10;
\r
140 if ((ulSpeed - (ulCD * 10)) >= 5)
\r
143 /* Define the baud rate divisor register */
\r
144 AT91C_BASE_US0->US_BRGR = ulCD;
\r
146 /* Define the USART mode */
\r
147 AT91C_BASE_US0->US_MR = US_CLKS_MCK | US_CHRL_8 | US_PAR_NO | US_NBSTOP_1 | US_CHMODE_NORMAL;
\r
149 /* Write the Timeguard Register */
\r
150 AT91C_BASE_US0->US_TTGR = 0;
\r
152 /* Setup the interrupt for USART0.
\r
154 Store interrupt handler function address in USART0 vector register... */
\r
155 AT91C_BASE_AIC->AIC_SVR[ portUSART0_AIC_CHANNEL ] = (unsigned long)vUART_ISR_Wrapper;
\r
157 /* USART0 interrupt level-sensitive, priority 1... */
\r
158 AT91C_BASE_AIC->AIC_SMR[ portUSART0_AIC_CHANNEL ] = AIC_SRCTYPE_INT_LEVEL_SENSITIVE | 1;
\r
160 /* Clear some pending USART0 interrupts (just in case)... */
\r
161 AT91C_BASE_US0->US_CR = US_RSTSTA;
\r
163 /* Enable USART0 interrupt sources (but not Tx for now)... */
\r
164 AT91C_BASE_US0->US_IER = US_RXRDY;
\r
166 /* Enable USART0 interrupts in the AIC... */
\r
167 AT91C_BASE_AIC->AIC_IECR = ( 1 << portUSART0_AIC_CHANNEL );
\r
169 /* Enable receiver and transmitter... */
\r
170 AT91C_BASE_US0->US_CR = US_RXEN | US_TXEN;
\r
172 portEXIT_CRITICAL();
\r
176 xReturn = ( xComPortHandle ) 0;
\r
181 /*-----------------------------------------------------------*/
\r
183 signed portBASE_TYPE xSerialGetChar( xComPortHandle pxPort, signed portCHAR *pcRxedChar, portTickType xBlockTime )
\r
185 /* The port handle is not required as this driver only supports UART0. */
\r
188 /* Get the next character from the buffer. Return false if no characters
\r
189 are available, or arrive before xBlockTime expires. */
\r
190 if( xQueueReceive( xRxedChars, pcRxedChar, xBlockTime ) )
\r
199 /*-----------------------------------------------------------*/
\r
201 void vSerialPutString( xComPortHandle pxPort, const signed portCHAR * const pcString, unsigned portSHORT usStringLength )
\r
203 signed portCHAR *pxNext;
\r
205 /* NOTE: This implementation does not handle the queue being full as no
\r
206 block time is used! */
\r
208 /* The port handle is not required as this driver only supports UART0. */
\r
211 /* Send each character in the string, one at a time. */
\r
212 pxNext = ( signed portCHAR * ) pcString;
\r
215 xSerialPutChar( pxPort, *pxNext, serNO_BLOCK );
\r
219 /*-----------------------------------------------------------*/
\r
221 signed portBASE_TYPE xSerialPutChar( xComPortHandle pxPort, signed portCHAR cOutChar, portTickType xBlockTime )
\r
223 /* Place the character in the queue of characters to be transmitted. */
\r
224 if( xQueueSend( xCharsForTx, &cOutChar, xBlockTime ) != pdPASS )
\r
229 /* Turn on the Tx interrupt so the ISR will remove the character from the
\r
230 queue and send it. This does not need to be in a critical section as
\r
231 if the interrupt has already removed the character the next interrupt
\r
232 will simply turn off the Tx interrupt again. */
\r
233 AT91C_BASE_US0->US_IER = US_TXRDY;
\r
237 /*-----------------------------------------------------------*/
\r
239 void vSerialClose( xComPortHandle xPort )
\r
241 /* Not supported as not required by the demo application. */
\r
243 /*-----------------------------------------------------------*/
\r