1 /* Coldfire C Header File
\r
2 * Copyright Freescale Semiconductor Inc
\r
3 * All rights reserved.
\r
5 * 2008/05/23 Revision: 0.95
\r
7 * (c) Copyright UNIS, a.s. 1997-2008
\r
12 * http : www.processorexpert.com
\r
13 * mail : info@processorexpert.com
\r
16 #ifndef __MCF52221_INTC_H__
\r
17 #define __MCF52221_INTC_H__
\r
20 /*********************************************************************
\r
22 * Interrupt Controller (INTC)
\r
24 *********************************************************************/
\r
26 /* Register read/write macros */
\r
27 #define MCF_INTC0_IPRH (*(vuint32*)(0x40000C00))
\r
28 #define MCF_INTC0_IPRL (*(vuint32*)(0x40000C04))
\r
29 #define MCF_INTC0_IMRH (*(vuint32*)(0x40000C08))
\r
30 #define MCF_INTC0_IMRL (*(vuint32*)(0x40000C0C))
\r
31 #define MCF_INTC0_INTFRCH (*(vuint32*)(0x40000C10))
\r
32 #define MCF_INTC0_INTFRCL (*(vuint32*)(0x40000C14))
\r
33 #define MCF_INTC0_IRLR (*(vuint8 *)(0x40000C18))
\r
34 #define MCF_INTC0_IACKLPR (*(vuint8 *)(0x40000C19))
\r
35 #define MCF_INTC0_ICR01 (*(vuint8 *)(0x40000C41))
\r
36 #define MCF_INTC0_ICR02 (*(vuint8 *)(0x40000C42))
\r
37 #define MCF_INTC0_ICR03 (*(vuint8 *)(0x40000C43))
\r
38 #define MCF_INTC0_ICR04 (*(vuint8 *)(0x40000C44))
\r
39 #define MCF_INTC0_ICR05 (*(vuint8 *)(0x40000C45))
\r
40 #define MCF_INTC0_ICR06 (*(vuint8 *)(0x40000C46))
\r
41 #define MCF_INTC0_ICR07 (*(vuint8 *)(0x40000C47))
\r
42 #define MCF_INTC0_ICR08 (*(vuint8 *)(0x40000C48))
\r
43 #define MCF_INTC0_ICR09 (*(vuint8 *)(0x40000C49))
\r
44 #define MCF_INTC0_ICR10 (*(vuint8 *)(0x40000C4A))
\r
45 #define MCF_INTC0_ICR11 (*(vuint8 *)(0x40000C4B))
\r
46 #define MCF_INTC0_ICR12 (*(vuint8 *)(0x40000C4C))
\r
47 #define MCF_INTC0_ICR13 (*(vuint8 *)(0x40000C4D))
\r
48 #define MCF_INTC0_ICR14 (*(vuint8 *)(0x40000C4E))
\r
49 #define MCF_INTC0_ICR15 (*(vuint8 *)(0x40000C4F))
\r
50 #define MCF_INTC0_ICR16 (*(vuint8 *)(0x40000C50))
\r
51 #define MCF_INTC0_ICR17 (*(vuint8 *)(0x40000C51))
\r
52 #define MCF_INTC0_ICR18 (*(vuint8 *)(0x40000C52))
\r
53 #define MCF_INTC0_ICR19 (*(vuint8 *)(0x40000C53))
\r
54 #define MCF_INTC0_ICR20 (*(vuint8 *)(0x40000C54))
\r
55 #define MCF_INTC0_ICR21 (*(vuint8 *)(0x40000C55))
\r
56 #define MCF_INTC0_ICR22 (*(vuint8 *)(0x40000C56))
\r
57 #define MCF_INTC0_ICR23 (*(vuint8 *)(0x40000C57))
\r
58 #define MCF_INTC0_ICR24 (*(vuint8 *)(0x40000C58))
\r
59 #define MCF_INTC0_ICR25 (*(vuint8 *)(0x40000C59))
\r
60 #define MCF_INTC0_ICR26 (*(vuint8 *)(0x40000C5A))
\r
61 #define MCF_INTC0_ICR27 (*(vuint8 *)(0x40000C5B))
\r
62 #define MCF_INTC0_ICR28 (*(vuint8 *)(0x40000C5C))
\r
63 #define MCF_INTC0_ICR29 (*(vuint8 *)(0x40000C5D))
\r
64 #define MCF_INTC0_ICR30 (*(vuint8 *)(0x40000C5E))
\r
65 #define MCF_INTC0_ICR31 (*(vuint8 *)(0x40000C5F))
\r
66 #define MCF_INTC0_ICR32 (*(vuint8 *)(0x40000C60))
\r
67 #define MCF_INTC0_ICR33 (*(vuint8 *)(0x40000C61))
\r
68 #define MCF_INTC0_ICR34 (*(vuint8 *)(0x40000C62))
\r
69 #define MCF_INTC0_ICR35 (*(vuint8 *)(0x40000C63))
\r
70 #define MCF_INTC0_ICR36 (*(vuint8 *)(0x40000C64))
\r
71 #define MCF_INTC0_ICR37 (*(vuint8 *)(0x40000C65))
\r
72 #define MCF_INTC0_ICR38 (*(vuint8 *)(0x40000C66))
\r
73 #define MCF_INTC0_ICR39 (*(vuint8 *)(0x40000C67))
\r
74 #define MCF_INTC0_ICR40 (*(vuint8 *)(0x40000C68))
\r
75 #define MCF_INTC0_ICR41 (*(vuint8 *)(0x40000C69))
\r
76 #define MCF_INTC0_ICR42 (*(vuint8 *)(0x40000C6A))
\r
77 #define MCF_INTC0_ICR43 (*(vuint8 *)(0x40000C6B))
\r
78 #define MCF_INTC0_ICR44 (*(vuint8 *)(0x40000C6C))
\r
79 #define MCF_INTC0_ICR45 (*(vuint8 *)(0x40000C6D))
\r
80 #define MCF_INTC0_ICR46 (*(vuint8 *)(0x40000C6E))
\r
81 #define MCF_INTC0_ICR47 (*(vuint8 *)(0x40000C6F))
\r
82 #define MCF_INTC0_ICR48 (*(vuint8 *)(0x40000C70))
\r
83 #define MCF_INTC0_ICR49 (*(vuint8 *)(0x40000C71))
\r
84 #define MCF_INTC0_ICR50 (*(vuint8 *)(0x40000C72))
\r
85 #define MCF_INTC0_ICR51 (*(vuint8 *)(0x40000C73))
\r
86 #define MCF_INTC0_ICR52 (*(vuint8 *)(0x40000C74))
\r
87 #define MCF_INTC0_ICR53 (*(vuint8 *)(0x40000C75))
\r
88 #define MCF_INTC0_ICR54 (*(vuint8 *)(0x40000C76))
\r
89 #define MCF_INTC0_ICR55 (*(vuint8 *)(0x40000C77))
\r
90 #define MCF_INTC0_ICR56 (*(vuint8 *)(0x40000C78))
\r
91 #define MCF_INTC0_ICR57 (*(vuint8 *)(0x40000C79))
\r
92 #define MCF_INTC0_ICR58 (*(vuint8 *)(0x40000C7A))
\r
93 #define MCF_INTC0_ICR59 (*(vuint8 *)(0x40000C7B))
\r
94 #define MCF_INTC0_ICR60 (*(vuint8 *)(0x40000C7C))
\r
95 #define MCF_INTC0_ICR61 (*(vuint8 *)(0x40000C7D))
\r
96 #define MCF_INTC0_ICR62 (*(vuint8 *)(0x40000C7E))
\r
97 #define MCF_INTC0_ICR63 (*(vuint8 *)(0x40000C7F))
\r
98 #define MCF_INTC0_SWIACK (*(vuint8 *)(0x40000CE0))
\r
99 #define MCF_INTC0_L1IACK (*(vuint8 *)(0x40000CE4))
\r
100 #define MCF_INTC0_L2IACK (*(vuint8 *)(0x40000CE8))
\r
101 #define MCF_INTC0_L3IACK (*(vuint8 *)(0x40000CEC))
\r
102 #define MCF_INTC0_L4IACK (*(vuint8 *)(0x40000CF0))
\r
103 #define MCF_INTC0_L5IACK (*(vuint8 *)(0x40000CF4))
\r
104 #define MCF_INTC0_L6IACK (*(vuint8 *)(0x40000CF8))
\r
105 #define MCF_INTC0_L7IACK (*(vuint8 *)(0x40000CFC))
\r
106 #define MCF_INTC0_ICR(x) (*(vuint8 *)(0x40000C41 + ((x-1)*0x1)))
\r
107 #define MCF_INTC0_LIACK(x) (*(vuint8 *)(0x40000CE4 + ((x-1)*0x4)))
\r
111 /* Bit definitions and macros for MCF_INTC_IPRH */
\r
112 #define MCF_INTC_IPRH_INT32 (0x1)
\r
113 #define MCF_INTC_IPRH_INT33 (0x2)
\r
114 #define MCF_INTC_IPRH_INT34 (0x4)
\r
115 #define MCF_INTC_IPRH_INT35 (0x8)
\r
116 #define MCF_INTC_IPRH_INT36 (0x10)
\r
117 #define MCF_INTC_IPRH_INT37 (0x20)
\r
118 #define MCF_INTC_IPRH_INT38 (0x40)
\r
119 #define MCF_INTC_IPRH_INT39 (0x80)
\r
120 #define MCF_INTC_IPRH_INT40 (0x100)
\r
121 #define MCF_INTC_IPRH_INT41 (0x200)
\r
122 #define MCF_INTC_IPRH_INT42 (0x400)
\r
123 #define MCF_INTC_IPRH_INT43 (0x800)
\r
124 #define MCF_INTC_IPRH_INT44 (0x1000)
\r
125 #define MCF_INTC_IPRH_INT45 (0x2000)
\r
126 #define MCF_INTC_IPRH_INT46 (0x4000)
\r
127 #define MCF_INTC_IPRH_INT47 (0x8000)
\r
128 #define MCF_INTC_IPRH_INT48 (0x10000)
\r
129 #define MCF_INTC_IPRH_INT49 (0x20000)
\r
130 #define MCF_INTC_IPRH_INT50 (0x40000)
\r
131 #define MCF_INTC_IPRH_INT51 (0x80000)
\r
132 #define MCF_INTC_IPRH_INT52 (0x100000)
\r
133 #define MCF_INTC_IPRH_INT53 (0x200000)
\r
134 #define MCF_INTC_IPRH_INT54 (0x400000)
\r
135 #define MCF_INTC_IPRH_INT55 (0x800000)
\r
136 #define MCF_INTC_IPRH_INT56 (0x1000000)
\r
137 #define MCF_INTC_IPRH_INT57 (0x2000000)
\r
138 #define MCF_INTC_IPRH_INT58 (0x4000000)
\r
139 #define MCF_INTC_IPRH_INT59 (0x8000000)
\r
140 #define MCF_INTC_IPRH_INT60 (0x10000000)
\r
141 #define MCF_INTC_IPRH_INT61 (0x20000000)
\r
142 #define MCF_INTC_IPRH_INT62 (0x40000000)
\r
143 #define MCF_INTC_IPRH_INT63 (0x80000000)
\r
145 /* Bit definitions and macros for MCF_INTC_IPRL */
\r
146 #define MCF_INTC_IPRL_INT1 (0x2)
\r
147 #define MCF_INTC_IPRL_INT2 (0x4)
\r
148 #define MCF_INTC_IPRL_INT3 (0x8)
\r
149 #define MCF_INTC_IPRL_INT4 (0x10)
\r
150 #define MCF_INTC_IPRL_INT5 (0x20)
\r
151 #define MCF_INTC_IPRL_INT6 (0x40)
\r
152 #define MCF_INTC_IPRL_INT7 (0x80)
\r
153 #define MCF_INTC_IPRL_INT8 (0x100)
\r
154 #define MCF_INTC_IPRL_INT9 (0x200)
\r
155 #define MCF_INTC_IPRL_INT10 (0x400)
\r
156 #define MCF_INTC_IPRL_INT11 (0x800)
\r
157 #define MCF_INTC_IPRL_INT12 (0x1000)
\r
158 #define MCF_INTC_IPRL_INT13 (0x2000)
\r
159 #define MCF_INTC_IPRL_INT14 (0x4000)
\r
160 #define MCF_INTC_IPRL_INT15 (0x8000)
\r
161 #define MCF_INTC_IPRL_INT16 (0x10000)
\r
162 #define MCF_INTC_IPRL_INT17 (0x20000)
\r
163 #define MCF_INTC_IPRL_INT18 (0x40000)
\r
164 #define MCF_INTC_IPRL_INT19 (0x80000)
\r
165 #define MCF_INTC_IPRL_INT20 (0x100000)
\r
166 #define MCF_INTC_IPRL_INT21 (0x200000)
\r
167 #define MCF_INTC_IPRL_INT22 (0x400000)
\r
168 #define MCF_INTC_IPRL_INT23 (0x800000)
\r
169 #define MCF_INTC_IPRL_INT24 (0x1000000)
\r
170 #define MCF_INTC_IPRL_INT25 (0x2000000)
\r
171 #define MCF_INTC_IPRL_INT26 (0x4000000)
\r
172 #define MCF_INTC_IPRL_INT27 (0x8000000)
\r
173 #define MCF_INTC_IPRL_INT28 (0x10000000)
\r
174 #define MCF_INTC_IPRL_INT29 (0x20000000)
\r
175 #define MCF_INTC_IPRL_INT30 (0x40000000)
\r
176 #define MCF_INTC_IPRL_INT31 (0x80000000)
\r
178 /* Bit definitions and macros for MCF_INTC_IMRH */
\r
179 #define MCF_INTC_IMRH_INT_MASK32 (0x1)
\r
180 #define MCF_INTC_IMRH_INT_MASK33 (0x2)
\r
181 #define MCF_INTC_IMRH_INT_MASK34 (0x4)
\r
182 #define MCF_INTC_IMRH_INT_MASK35 (0x8)
\r
183 #define MCF_INTC_IMRH_INT_MASK36 (0x10)
\r
184 #define MCF_INTC_IMRH_INT_MASK37 (0x20)
\r
185 #define MCF_INTC_IMRH_INT_MASK38 (0x40)
\r
186 #define MCF_INTC_IMRH_INT_MASK39 (0x80)
\r
187 #define MCF_INTC_IMRH_INT_MASK40 (0x100)
\r
188 #define MCF_INTC_IMRH_INT_MASK41 (0x200)
\r
189 #define MCF_INTC_IMRH_INT_MASK42 (0x400)
\r
190 #define MCF_INTC_IMRH_INT_MASK43 (0x800)
\r
191 #define MCF_INTC_IMRH_INT_MASK44 (0x1000)
\r
192 #define MCF_INTC_IMRH_INT_MASK45 (0x2000)
\r
193 #define MCF_INTC_IMRH_INT_MASK46 (0x4000)
\r
194 #define MCF_INTC_IMRH_INT_MASK47 (0x8000)
\r
195 #define MCF_INTC_IMRH_INT_MASK48 (0x10000)
\r
196 #define MCF_INTC_IMRH_INT_MASK49 (0x20000)
\r
197 #define MCF_INTC_IMRH_INT_MASK50 (0x40000)
\r
198 #define MCF_INTC_IMRH_INT_MASK51 (0x80000)
\r
199 #define MCF_INTC_IMRH_INT_MASK52 (0x100000)
\r
200 #define MCF_INTC_IMRH_INT_MASK53 (0x200000)
\r
201 #define MCF_INTC_IMRH_INT_MASK54 (0x400000)
\r
202 #define MCF_INTC_IMRH_INT_MASK55 (0x800000)
\r
203 #define MCF_INTC_IMRH_INT_MASK56 (0x1000000)
\r
204 #define MCF_INTC_IMRH_INT_MASK57 (0x2000000)
\r
205 #define MCF_INTC_IMRH_INT_MASK58 (0x4000000)
\r
206 #define MCF_INTC_IMRH_INT_MASK59 (0x8000000)
\r
207 #define MCF_INTC_IMRH_INT_MASK60 (0x10000000)
\r
208 #define MCF_INTC_IMRH_INT_MASK61 (0x20000000)
\r
209 #define MCF_INTC_IMRH_INT_MASK62 (0x40000000)
\r
210 #define MCF_INTC_IMRH_INT_MASK63 (0x80000000)
\r
212 /* Bit definitions and macros for MCF_INTC_IMRL */
\r
213 #define MCF_INTC_IMRL_MASKALL (0x1)
\r
214 #define MCF_INTC_IMRL_INT_MASK1 (0x2)
\r
215 #define MCF_INTC_IMRL_INT_MASK2 (0x4)
\r
216 #define MCF_INTC_IMRL_INT_MASK3 (0x8)
\r
217 #define MCF_INTC_IMRL_INT_MASK4 (0x10)
\r
218 #define MCF_INTC_IMRL_INT_MASK5 (0x20)
\r
219 #define MCF_INTC_IMRL_INT_MASK6 (0x40)
\r
220 #define MCF_INTC_IMRL_INT_MASK7 (0x80)
\r
221 #define MCF_INTC_IMRL_INT_MASK8 (0x100)
\r
222 #define MCF_INTC_IMRL_INT_MASK9 (0x200)
\r
223 #define MCF_INTC_IMRL_INT_MASK10 (0x400)
\r
224 #define MCF_INTC_IMRL_INT_MASK11 (0x800)
\r
225 #define MCF_INTC_IMRL_INT_MASK12 (0x1000)
\r
226 #define MCF_INTC_IMRL_INT_MASK13 (0x2000)
\r
227 #define MCF_INTC_IMRL_INT_MASK14 (0x4000)
\r
228 #define MCF_INTC_IMRL_INT_MASK15 (0x8000)
\r
229 #define MCF_INTC_IMRL_INT_MASK16 (0x10000)
\r
230 #define MCF_INTC_IMRL_INT_MASK17 (0x20000)
\r
231 #define MCF_INTC_IMRL_INT_MASK18 (0x40000)
\r
232 #define MCF_INTC_IMRL_INT_MASK19 (0x80000)
\r
233 #define MCF_INTC_IMRL_INT_MASK20 (0x100000)
\r
234 #define MCF_INTC_IMRL_INT_MASK21 (0x200000)
\r
235 #define MCF_INTC_IMRL_INT_MASK22 (0x400000)
\r
236 #define MCF_INTC_IMRL_INT_MASK23 (0x800000)
\r
237 #define MCF_INTC_IMRL_INT_MASK24 (0x1000000)
\r
238 #define MCF_INTC_IMRL_INT_MASK25 (0x2000000)
\r
239 #define MCF_INTC_IMRL_INT_MASK26 (0x4000000)
\r
240 #define MCF_INTC_IMRL_INT_MASK27 (0x8000000)
\r
241 #define MCF_INTC_IMRL_INT_MASK28 (0x10000000)
\r
242 #define MCF_INTC_IMRL_INT_MASK29 (0x20000000)
\r
243 #define MCF_INTC_IMRL_INT_MASK30 (0x40000000)
\r
244 #define MCF_INTC_IMRL_INT_MASK31 (0x80000000)
\r
246 /* Bit definitions and macros for MCF_INTC_INTFRCH */
\r
247 #define MCF_INTC_INTFRCH_INTFRC32 (0x1)
\r
248 #define MCF_INTC_INTFRCH_INTFRC33 (0x2)
\r
249 #define MCF_INTC_INTFRCH_INTFRC34 (0x4)
\r
250 #define MCF_INTC_INTFRCH_INTFRC35 (0x8)
\r
251 #define MCF_INTC_INTFRCH_INTFRC36 (0x10)
\r
252 #define MCF_INTC_INTFRCH_INTFRC37 (0x20)
\r
253 #define MCF_INTC_INTFRCH_INTFRC38 (0x40)
\r
254 #define MCF_INTC_INTFRCH_INTFRC39 (0x80)
\r
255 #define MCF_INTC_INTFRCH_INTFRC40 (0x100)
\r
256 #define MCF_INTC_INTFRCH_INTFRC41 (0x200)
\r
257 #define MCF_INTC_INTFRCH_INTFRC42 (0x400)
\r
258 #define MCF_INTC_INTFRCH_INTFRC43 (0x800)
\r
259 #define MCF_INTC_INTFRCH_INTFRC44 (0x1000)
\r
260 #define MCF_INTC_INTFRCH_INTFRC45 (0x2000)
\r
261 #define MCF_INTC_INTFRCH_INTFRC46 (0x4000)
\r
262 #define MCF_INTC_INTFRCH_INTFRC47 (0x8000)
\r
263 #define MCF_INTC_INTFRCH_INTFRC48 (0x10000)
\r
264 #define MCF_INTC_INTFRCH_INTFRC49 (0x20000)
\r
265 #define MCF_INTC_INTFRCH_INTFRC50 (0x40000)
\r
266 #define MCF_INTC_INTFRCH_INTFRC51 (0x80000)
\r
267 #define MCF_INTC_INTFRCH_INTFRC52 (0x100000)
\r
268 #define MCF_INTC_INTFRCH_INTFRC53 (0x200000)
\r
269 #define MCF_INTC_INTFRCH_INTFRC54 (0x400000)
\r
270 #define MCF_INTC_INTFRCH_INTFRC55 (0x800000)
\r
271 #define MCF_INTC_INTFRCH_INTFRC56 (0x1000000)
\r
272 #define MCF_INTC_INTFRCH_INTFRC57 (0x2000000)
\r
273 #define MCF_INTC_INTFRCH_INTFRC58 (0x4000000)
\r
274 #define MCF_INTC_INTFRCH_INTFRC59 (0x8000000)
\r
275 #define MCF_INTC_INTFRCH_INTFRC60 (0x10000000)
\r
276 #define MCF_INTC_INTFRCH_INTFRC61 (0x20000000)
\r
277 #define MCF_INTC_INTFRCH_INTFRC62 (0x40000000)
\r
278 #define MCF_INTC_INTFRCH_INTFRC63 (0x80000000)
\r
280 /* Bit definitions and macros for MCF_INTC_INTFRCL */
\r
281 #define MCF_INTC_INTFRCL_INTFRC1 (0x2)
\r
282 #define MCF_INTC_INTFRCL_INTFRC2 (0x4)
\r
283 #define MCF_INTC_INTFRCL_INTFRC3 (0x8)
\r
284 #define MCF_INTC_INTFRCL_INTFRC4 (0x10)
\r
285 #define MCF_INTC_INTFRCL_INTFRC5 (0x20)
\r
286 #define MCF_INTC_INTFRCL_INTFRC6 (0x40)
\r
287 #define MCF_INTC_INTFRCL_INTFRC7 (0x80)
\r
288 #define MCF_INTC_INTFRCL_INTFRC8 (0x100)
\r
289 #define MCF_INTC_INTFRCL_INTFRC9 (0x200)
\r
290 #define MCF_INTC_INTFRCL_INTFRC10 (0x400)
\r
291 #define MCF_INTC_INTFRCL_INTFRC11 (0x800)
\r
292 #define MCF_INTC_INTFRCL_INTFRC12 (0x1000)
\r
293 #define MCF_INTC_INTFRCL_INTFRC13 (0x2000)
\r
294 #define MCF_INTC_INTFRCL_INTFRC14 (0x4000)
\r
295 #define MCF_INTC_INTFRCL_INTFRC15 (0x8000)
\r
296 #define MCF_INTC_INTFRCL_INTFRC16 (0x10000)
\r
297 #define MCF_INTC_INTFRCL_INTFRC17 (0x20000)
\r
298 #define MCF_INTC_INTFRCL_INTFRC18 (0x40000)
\r
299 #define MCF_INTC_INTFRCL_INTFRC19 (0x80000)
\r
300 #define MCF_INTC_INTFRCL_INTFRC20 (0x100000)
\r
301 #define MCF_INTC_INTFRCL_INTFRC21 (0x200000)
\r
302 #define MCF_INTC_INTFRCL_INTFRC22 (0x400000)
\r
303 #define MCF_INTC_INTFRCL_INTFRC23 (0x800000)
\r
304 #define MCF_INTC_INTFRCL_INTFRC24 (0x1000000)
\r
305 #define MCF_INTC_INTFRCL_INTFRC25 (0x2000000)
\r
306 #define MCF_INTC_INTFRCL_INTFRC26 (0x4000000)
\r
307 #define MCF_INTC_INTFRCL_INTFRC27 (0x8000000)
\r
308 #define MCF_INTC_INTFRCL_INTFRC28 (0x10000000)
\r
309 #define MCF_INTC_INTFRCL_INTFRC29 (0x20000000)
\r
310 #define MCF_INTC_INTFRCL_INTFRC30 (0x40000000)
\r
311 #define MCF_INTC_INTFRCL_INTFRC31 (0x80000000)
\r
313 /* Bit definitions and macros for MCF_INTC_IRLR */
\r
314 #define MCF_INTC_IRLR_IRQ(x) (((x)&0x7F)<<0x1)
\r
316 /* Bit definitions and macros for MCF_INTC_IACKLPR */
\r
317 #define MCF_INTC_IACKLPR_PRI(x) (((x)&0xF)<<0)
\r
318 #define MCF_INTC_IACKLPR_LEVEL(x) (((x)&0x7)<<0x4)
\r
320 /* Bit definitions and macros for MCF_INTC_ICR */
\r
321 #define MCF_INTC_ICR_IP(x) (((x)&0x7)<<0)
\r
322 #define MCF_INTC_ICR_IL(x) (((x)&0x7)<<0x3)
\r
324 /* Bit definitions and macros for MCF_INTC_SWIACK */
\r
325 #define MCF_INTC_SWIACK_VECTOR(x) (((x)&0xFF)<<0)
\r
327 /* Bit definitions and macros for MCF_INTC_LIACK */
\r
328 #define MCF_INTC_LIACK_VECTOR(x) (((x)&0xFF)<<0)
\r
331 #endif /* __MCF52221_INTC_H__ */
\r