1 ############################################################################
\r
2 ## This system.ucf file is generated by Base System Builder based on the
\r
3 ## settings in the selected Xilinx Board Definition file. Please add other
\r
4 ## user constraints to this file based on customer design specifications.
\r
5 ############################################################################
\r
7 Net sys_clk_pin LOC=AE14;
\r
8 Net sys_clk_pin IOSTANDARD = LVCMOS33;
\r
9 Net sys_rst_pin LOC=D6;
\r
10 Net sys_rst_pin PULLUP;
\r
11 ## System level constraints
\r
12 Net sys_clk_pin TNM_NET = sys_clk_pin;
\r
13 TIMESPEC TS_sys_clk_pin = PERIOD sys_clk_pin 10000 ps;
\r
14 Net sys_rst_pin TIG;
\r
16 ## FPGA pin constraints
\r
17 Net fpga_0_RS232_Uart_RX_pin LOC=W2;
\r
18 Net fpga_0_RS232_Uart_RX_pin IOSTANDARD = LVCMOS33;
\r
19 Net fpga_0_RS232_Uart_TX_pin LOC=W1;
\r
20 Net fpga_0_RS232_Uart_TX_pin IOSTANDARD = LVCMOS33;
\r
21 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> LOC=G5;
\r
22 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> IOSTANDARD = LVCMOS25;
\r
23 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> PULLUP;
\r
24 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> SLEW = SLOW;
\r
25 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> DRIVE = 2;
\r
26 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> TIG;
\r
27 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> LOC=G6;
\r
28 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> IOSTANDARD = LVCMOS25;
\r
29 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> PULLUP;
\r
30 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> SLEW = SLOW;
\r
31 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> DRIVE = 2;
\r
32 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> TIG;
\r
33 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> LOC=A11;
\r
34 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> IOSTANDARD = LVCMOS25;
\r
35 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> PULLUP;
\r
36 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> SLEW = SLOW;
\r
37 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> DRIVE = 2;
\r
38 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> TIG;
\r
39 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> LOC=A12;
\r
40 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> IOSTANDARD = LVCMOS25;
\r
41 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> PULLUP;
\r
42 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> SLEW = SLOW;
\r
43 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> DRIVE = 2;
\r
44 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> TIG;
\r
45 Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> LOC=C6;
\r
46 Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> IOSTANDARD = LVCMOS25;
\r
47 Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> PULLUP;
\r
48 Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> SLEW = SLOW;
\r
49 Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> DRIVE = 2;
\r
50 Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> TIG;
\r
51 Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> LOC=F9;
\r
52 Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> IOSTANDARD = LVCMOS25;
\r
53 Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> PULLUP;
\r
54 Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> SLEW = SLOW;
\r
55 Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> DRIVE = 2;
\r
56 Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> TIG;
\r
57 Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> LOC=A5;
\r
58 Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> IOSTANDARD = LVCMOS25;
\r
59 Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> PULLUP;
\r
60 Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> SLEW = SLOW;
\r
61 Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> DRIVE = 2;
\r
62 Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> TIG;
\r
63 Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> LOC=E10;
\r
64 Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> IOSTANDARD = LVCMOS25;
\r
65 Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> PULLUP;
\r
66 Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> SLEW = SLOW;
\r
67 Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> DRIVE = 2;
\r
68 Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> TIG;
\r
69 Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> LOC=E2;
\r
70 Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> IOSTANDARD = LVCMOS25;
\r
71 Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> PULLUP;
\r
72 Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> SLEW = SLOW;
\r
73 Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> DRIVE = 2;
\r
74 Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> TIG;
\r