]> git.sur5r.net Git - freertos/blob - FreeRTOS/Source/portable/GCC/STR75x/portISR.c
Prepare for V7.4.0 release.
[freertos] / FreeRTOS / Source / portable / GCC / STR75x / portISR.c
1 /*\r
2     FreeRTOS V7.4.0 - Copyright (C) 2013 Real Time Engineers Ltd.\r
3 \r
4     FEATURES AND PORTS ARE ADDED TO FREERTOS ALL THE TIME.  PLEASE VISIT\r
5     http://www.FreeRTOS.org TO ENSURE YOU ARE USING THE LATEST VERSION.\r
6 \r
7     ***************************************************************************\r
8      *                                                                       *\r
9      *    FreeRTOS tutorial books are available in pdf and paperback.        *\r
10      *    Complete, revised, and edited pdf reference manuals are also       *\r
11      *    available.                                                         *\r
12      *                                                                       *\r
13      *    Purchasing FreeRTOS documentation will not only help you, by       *\r
14      *    ensuring you get running as quickly as possible and with an        *\r
15      *    in-depth knowledge of how to use FreeRTOS, it will also help       *\r
16      *    the FreeRTOS project to continue with its mission of providing     *\r
17      *    professional grade, cross platform, de facto standard solutions    *\r
18      *    for microcontrollers - completely free of charge!                  *\r
19      *                                                                       *\r
20      *    >>> See http://www.FreeRTOS.org/Documentation for details. <<<     *\r
21      *                                                                       *\r
22      *    Thank you for using FreeRTOS, and thank you for your support!      *\r
23      *                                                                       *\r
24     ***************************************************************************\r
25 \r
26 \r
27     This file is part of the FreeRTOS distribution.\r
28 \r
29     FreeRTOS is free software; you can redistribute it and/or modify it under\r
30     the terms of the GNU General Public License (version 2) as published by the\r
31     Free Software Foundation AND MODIFIED BY the FreeRTOS exception.\r
32 \r
33     >>>>>>NOTE<<<<<< The modification to the GPL is included to allow you to\r
34     distribute a combined work that includes FreeRTOS without being obliged to\r
35     provide the source code for proprietary components outside of the FreeRTOS\r
36     kernel.\r
37 \r
38     FreeRTOS is distributed in the hope that it will be useful, but WITHOUT ANY\r
39     WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS\r
40     FOR A PARTICULAR PURPOSE.  See the GNU General Public License for more\r
41     details. You should have received a copy of the GNU General Public License\r
42     and the FreeRTOS license exception along with FreeRTOS; if not itcan be\r
43     viewed here: http://www.freertos.org/a00114.html and also obtained by\r
44     writing to Real Time Engineers Ltd., contact details for whom are available\r
45     on the FreeRTOS WEB site.\r
46 \r
47     1 tab == 4 spaces!\r
48 \r
49     ***************************************************************************\r
50      *                                                                       *\r
51      *    Having a problem?  Start by reading the FAQ "My application does   *\r
52      *    not run, what could be wrong?"                                     *\r
53      *                                                                       *\r
54      *    http://www.FreeRTOS.org/FAQHelp.html                               *\r
55      *                                                                       *\r
56     ***************************************************************************\r
57 \r
58 \r
59     http://www.FreeRTOS.org - Documentation, books, training, latest versions, \r
60     license and Real Time Engineers Ltd. contact details.\r
61 \r
62     http://www.FreeRTOS.org/plus - A selection of FreeRTOS ecosystem products,\r
63     including FreeRTOS+Trace - an indispensable productivity tool, and our new\r
64     fully thread aware and reentrant UDP/IP stack.\r
65 \r
66     http://www.OpenRTOS.com - Real Time Engineers ltd license FreeRTOS to High \r
67     Integrity Systems, who sell the code with commercial support, \r
68     indemnification and middleware, under the OpenRTOS brand.\r
69     \r
70     http://www.SafeRTOS.com - High Integrity Systems also provide a safety \r
71     engineered and independently SIL3 certified version for use in safety and \r
72     mission critical applications that require provable dependability.\r
73 */\r
74 \r
75 \r
76 /*-----------------------------------------------------------\r
77  * Components that can be compiled to either ARM or THUMB mode are\r
78  * contained in port.c  The ISR routines, which can only be compiled\r
79  * to ARM mode, are contained in this file.\r
80  *----------------------------------------------------------*/\r
81 \r
82 /*\r
83 */\r
84 \r
85 /* Scheduler includes. */\r
86 #include "FreeRTOS.h"\r
87 #include "task.h"\r
88 \r
89 /* Constants required to handle critical sections. */\r
90 #define portNO_CRITICAL_NESTING         ( ( unsigned long ) 0 )\r
91 \r
92 volatile unsigned long ulCriticalNesting = 9999UL;\r
93 \r
94 /*-----------------------------------------------------------*/\r
95 \r
96 /* \r
97  * The scheduler can only be started from ARM mode, hence the inclusion of this\r
98  * function here.\r
99  */\r
100 void vPortISRStartFirstTask( void );\r
101 /*-----------------------------------------------------------*/\r
102 \r
103 void vPortISRStartFirstTask( void )\r
104 {\r
105         /* Simply start the scheduler.  This is included here as it can only be\r
106         called from ARM mode. */\r
107         asm volatile (                                                                                                          \\r
108         "LDR            R0, =pxCurrentTCB                                                               \n\t"   \\r
109         "LDR            R0, [R0]                                                                                \n\t"   \\r
110         "LDR            LR, [R0]                                                                                \n\t"   \\r
111                                                                                                                                                 \\r
112         /* The critical nesting depth is the first item on the stack. */        \\r
113         /* Load it into the ulCriticalNesting variable. */                                      \\r
114         "LDR            R0, =ulCriticalNesting                                                  \n\t"   \\r
115         "LDMFD  LR!, {R1}                                                                                       \n\t"   \\r
116         "STR            R1, [R0]                                                                                \n\t"   \\r
117                                                                                                                                                 \\r
118         /* Get the SPSR from the stack. */                                                                      \\r
119         "LDMFD  LR!, {R0}                                                                                       \n\t"   \\r
120         "MSR            SPSR, R0                                                                                \n\t"   \\r
121                                                                                                                                                 \\r
122         /* Restore all system mode registers for the task. */                           \\r
123         "LDMFD  LR, {R0-R14}^                                                                           \n\t"   \\r
124         "NOP                                                                                                            \n\t"   \\r
125                                                                                                                                                 \\r
126         /* Restore the return address. */                                                                       \\r
127         "LDR            LR, [LR, #+60]                                                                  \n\t"   \\r
128                                                                                                                                                 \\r
129         /* And return - correcting the offset in the LR to obtain the */        \\r
130         /* correct address. */                                                                                          \\r
131         "SUBS PC, LR, #4                                                                                        \n\t"   \\r
132         );                                                                                                                                      \r
133 }\r
134 /*-----------------------------------------------------------*/\r
135 \r
136 void vPortTickISR( void )\r
137 {\r
138         /* Increment the RTOS tick count, then look for the highest priority \r
139         task that is ready to run. */\r
140         vTaskIncrementTick();\r
141         \r
142         #if configUSE_PREEMPTION == 1\r
143                 vTaskSwitchContext();\r
144         #endif\r
145                         \r
146         /* Ready for the next interrupt. */\r
147         TB_ClearITPendingBit( TB_IT_Update );   \r
148 }\r
149 \r
150 /*-----------------------------------------------------------*/\r
151 \r
152 /*\r
153  * The interrupt management utilities can only be called from ARM mode.  When\r
154  * THUMB_INTERWORK is defined the utilities are defined as functions here to\r
155  * ensure a switch to ARM mode.  When THUMB_INTERWORK is not defined then\r
156  * the utilities are defined as macros in portmacro.h - as per other ports.\r
157  */\r
158 #ifdef THUMB_INTERWORK\r
159 \r
160         void vPortDisableInterruptsFromThumb( void ) __attribute__ ((naked));\r
161         void vPortEnableInterruptsFromThumb( void ) __attribute__ ((naked));\r
162 \r
163         void vPortDisableInterruptsFromThumb( void )\r
164         {\r
165                 asm volatile ( \r
166                         "STMDB  SP!, {R0}               \n\t"   /* Push R0.                                                                     */\r
167                         "MRS    R0, CPSR                \n\t"   /* Get CPSR.                                                            */\r
168                         "ORR    R0, R0, #0xC0   \n\t"   /* Disable IRQ, FIQ.                                            */\r
169                         "MSR    CPSR, R0                \n\t"   /* Write back modified value.                           */\r
170                         "LDMIA  SP!, {R0}               \n\t"   /* Pop R0.                                                                      */\r
171                         "BX             R14" );                                 /* Return back to thumb.                                        */\r
172         }\r
173                         \r
174         void vPortEnableInterruptsFromThumb( void )\r
175         {\r
176                 asm volatile ( \r
177                         "STMDB  SP!, {R0}               \n\t"   /* Push R0.                                                                     */      \r
178                         "MRS    R0, CPSR                \n\t"   /* Get CPSR.                                                            */      \r
179                         "BIC    R0, R0, #0xC0   \n\t"   /* Enable IRQ, FIQ.                                                     */      \r
180                         "MSR    CPSR, R0                \n\t"   /* Write back modified value.                           */      \r
181                         "LDMIA  SP!, {R0}               \n\t"   /* Pop R0.                                                                      */\r
182                         "BX             R14" );                                 /* Return back to thumb.                                        */\r
183         }\r
184 \r
185 #endif /* THUMB_INTERWORK */\r
186 /*-----------------------------------------------------------*/\r
187 \r
188 void vPortEnterCritical( void )\r
189 {\r
190         /* Disable interrupts as per portDISABLE_INTERRUPTS();                                                  */\r
191         asm volatile ( \r
192                 "STMDB  SP!, {R0}                       \n\t"   /* Push R0.                                                             */\r
193                 "MRS    R0, CPSR                        \n\t"   /* Get CPSR.                                                    */\r
194                 "ORR    R0, R0, #0xC0           \n\t"   /* Disable IRQ, FIQ.                                    */\r
195                 "MSR    CPSR, R0                        \n\t"   /* Write back modified value.                   */\r
196                 "LDMIA  SP!, {R0}" );                           /* Pop R0.                                                              */\r
197 \r
198         /* Now interrupts are disabled ulCriticalNesting can be accessed \r
199         directly.  Increment ulCriticalNesting to keep a count of how many times\r
200         portENTER_CRITICAL() has been called. */\r
201         ulCriticalNesting++;\r
202 }\r
203 /*-----------------------------------------------------------*/\r
204 \r
205 void vPortExitCritical( void )\r
206 {\r
207         if( ulCriticalNesting > portNO_CRITICAL_NESTING )\r
208         {\r
209                 /* Decrement the nesting count as we are leaving a critical section. */\r
210                 ulCriticalNesting--;\r
211 \r
212                 /* If the nesting level has reached zero then interrupts should be\r
213                 re-enabled. */\r
214                 if( ulCriticalNesting == portNO_CRITICAL_NESTING )\r
215                 {\r
216                         /* Enable interrupts as per portEXIT_CRITICAL().                                        */\r
217                         asm volatile ( \r
218                                 "STMDB  SP!, {R0}               \n\t"   /* Push R0.                                             */      \r
219                                 "MRS    R0, CPSR                \n\t"   /* Get CPSR.                                    */      \r
220                                 "BIC    R0, R0, #0xC0   \n\t"   /* Enable IRQ, FIQ.                             */      \r
221                                 "MSR    CPSR, R0                \n\t"   /* Write back modified value.   */      \r
222                                 "LDMIA  SP!, {R0}" );                   /* Pop R0.                                              */\r
223                 }\r
224         }\r
225 }\r
226 \r
227 \r
228 \r
229 \r
230 \r