2 * armboot - Startup Code for SA1100 CPU
4 * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
5 * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
6 * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
7 * Copyright (c) 2001 Alex Züpke <azu@sysgo.de>
9 * See file CREDITS for list of people who contributed to this
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 #include <asm-offsets.h>
33 *************************************************************************
35 * Jump vector table as in table 3.1 in [1]
37 *************************************************************************
43 ldr pc, _undefined_instruction
44 ldr pc, _software_interrupt
45 ldr pc, _prefetch_abort
51 _undefined_instruction: .word undefined_instruction
52 _software_interrupt: .word software_interrupt
53 _prefetch_abort: .word prefetch_abort
54 _data_abort: .word data_abort
55 _not_used: .word not_used
59 .balignl 16,0xdeadbeef
63 *************************************************************************
65 * Startup Code (reset vector)
67 * do important init only if we don't start from memory!
68 * relocate armboot to ram
70 * jump to second stage
72 *************************************************************************
77 .word CONFIG_SYS_TEXT_BASE
80 * These are defined in the board-specific linker script.
81 * Subtracting _start from them lets the linker put their
82 * relative position in the executable instead of leaving
87 .word __bss_start - _start
91 .word __bss_end__ - _start
98 /* IRQ stack memory (calculated at run-time) */
99 .globl IRQ_STACK_START
103 /* IRQ stack memory (calculated at run-time) */
104 .globl FIQ_STACK_START
109 /* IRQ stack memory (calculated at run-time) + 8 bytes */
110 .globl IRQ_STACK_START_IN
115 * the actual reset code
120 * set the cpu to SVC32 mode
128 * we do sys-critical inits only at reboot,
129 * not when booting from ram!
131 #ifndef CONFIG_SKIP_LOWLEVEL_INIT
137 /*------------------------------------------------------------------------------*/
140 * void relocate_code (addr_sp, gd, addr_moni)
142 * This "function" does not return, instead it continues in RAM
143 * after relocating the monitor code.
148 mov r4, r0 /* save addr_sp */
149 mov r5, r1 /* save addr of gd */
150 mov r6, r2 /* save addr of destination */
154 moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
155 beq relocate_done /* skip relocation */
156 mov r1, r6 /* r1 <- scratch for copy_loop */
157 ldr r3, _bss_start_ofs
158 add r2, r0, r3 /* r2 <- source end address */
161 ldmia r0!, {r9-r10} /* copy from source address [r0] */
162 stmia r1!, {r9-r10} /* copy to target address [r1] */
163 cmp r0, r2 /* until source end address [r2] */
166 #ifndef CONFIG_SPL_BUILD
168 * fix .rel.dyn relocations
170 ldr r0, _TEXT_BASE /* r0 <- Text base */
171 sub r9, r6, r0 /* r9 <- relocation offset */
172 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
173 add r10, r10, r0 /* r10 <- sym table in FLASH */
174 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
175 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
176 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
177 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
179 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
180 add r0, r0, r9 /* r0 <- location to fix up in RAM */
183 cmp r7, #23 /* relative fixup? */
185 cmp r7, #2 /* absolute fixup? */
187 /* ignore unknown type of fixup */
190 /* absolute fix: set location to (offset) symbol value */
191 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
192 add r1, r10, r1 /* r1 <- address of symbol in table */
193 ldr r1, [r1, #4] /* r1 <- symbol value */
194 add r1, r1, r9 /* r1 <- relocated sym addr */
197 /* relative fix: increase location by offset */
202 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
212 .word __rel_dyn_start - _start
214 .word __rel_dyn_end - _start
216 .word __dynsym_start - _start
218 .globl c_runtime_cpu_setup
224 *************************************************************************
226 * CPU_init_critical registers
228 * setup important registers
229 * setup memory timing
231 *************************************************************************
235 /* Interrupt-Controller base address */
236 IC_BASE: .word 0x90050000
240 /* Reset-Controller */
241 RST_BASE: .word 0x90030000
247 PWR_BASE: .word 0x90020000
250 cpuspeed: .word CONFIG_SYS_CPUSPEED
261 /* set clock speed */
267 * before relocating, we have to setup RAM timing
268 * because memory timing is board-dependend, you will
269 * find a lowlevel_init.S in your board directory.
276 * disable MMU stuff and enable I-cache
279 bic r0, r0, #0x00002000 @ clear bit 13 (X)
280 bic r0, r0, #0x0000000f @ clear bits 3-0 (WCAM)
281 orr r0, r0, #0x00001000 @ set bit 12 (I) Icache
282 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
286 * flush v4 I/D caches
289 mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
290 mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
296 *************************************************************************
300 *************************************************************************
306 #define S_FRAME_SIZE 72
328 #define MODE_SVC 0x13
332 * use bad_save_user_regs for abort/prefetch/undef/swi ...
333 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
336 .macro bad_save_user_regs
337 sub sp, sp, #S_FRAME_SIZE
338 stmia sp, {r0 - r12} @ Calling r0-r12
341 ldr r2, IRQ_STACK_START_IN
342 ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
343 add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
347 stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
351 .macro irq_save_user_regs
352 sub sp, sp, #S_FRAME_SIZE
353 stmia sp, {r0 - r12} @ Calling r0-r12
355 stmdb r8, {sp, lr}^ @ Calling SP, LR
356 str lr, [r8, #0] @ Save calling PC
358 str r6, [r8, #4] @ Save CPSR
359 str r0, [r8, #8] @ Save OLD_R0
363 .macro irq_restore_user_regs
364 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
366 ldr lr, [sp, #S_PC] @ Get PC
367 add sp, sp, #S_FRAME_SIZE
368 subs pc, lr, #4 @ return & move spsr_svc into cpsr
372 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
374 str lr, [r13] @ save caller lr / spsr
378 mov r13, #MODE_SVC @ prepare SVC-Mode
384 .macro get_irq_stack @ setup IRQ stack
385 ldr sp, IRQ_STACK_START
388 .macro get_fiq_stack @ setup FIQ stack
389 ldr sp, FIQ_STACK_START
396 undefined_instruction:
399 bl do_undefined_instruction
405 bl do_software_interrupt
425 #ifdef CONFIG_USE_IRQ
432 irq_restore_user_regs
437 /* someone ought to write a more effiction fiq_save_user_regs */
440 irq_restore_user_regs
462 mov r1, #0x0 @ set bit 3-0 ...
463 str r1, [r0, #RCSR] @ ... to clear in RCSR
465 str r1, [r0, #RSRR] @ and perform reset
466 b reset_cpu @ silly, but repeat endlessly