3 * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 /* sdram_init.c - automatic memory sizing */
28 #include <galileo/memory.h>
29 #include <galileo/pci.h>
30 #include <galileo/gt64260R.h>
49 /* structure to store the relevant information about an sdram bank */
50 typedef struct sdram_info {
52 uchar registered, ecc;
57 int size; /* detected size, not from I2C but from dram_size() */
61 void dump_dimm_info(struct sdram_info *d)
63 static const char *ecc_legend[]={""," Parity"," ECC"};
64 printf("dimm%s %sDRAM: %dMibytes:\n",
68 printf(" drb=%d tpar=%d tras=%d burstlen=%d banks=%d slot=%d\n",
69 d->drb_size, d->tpar, d->tras_clocks, d->burst_len,
75 memory_map_bank(unsigned int bankNo,
76 unsigned int bankBase,
77 unsigned int bankLength)
81 printf("mapping bank %d at %08x - %08x\n",
82 bankNo, bankBase, bankBase + bankLength - 1);
84 printf("unmapping bank %d\n", bankNo);
88 memoryMapBank(bankNo, bankBase, bankLength);
95 memory_map_bank_pci(unsigned int bankNo,
96 unsigned int bankBase,
97 unsigned int bankLength)
100 for (host=PCI_HOST0;host<=PCI_HOST1;host++) {
103 DELAYED_READ_ENABLE |
104 AGGRESSIVE_PREFETCH |
105 READ_LINE_AGGRESSIVE_PREFETCH |
106 READ_MULTI_AGGRESSIVE_PREFETCH |
110 pciMapMemoryBank(host, bankNo, bankBase, bankLength);
112 pciSetRegionSnoopMode(host, bankNo, PCI_SNOOP_WB, bankBase,
115 pciSetRegionFeatures(host, bankNo, features, bankBase, bankLength);
121 /* ------------------------------------------------------------------------- */
123 /* much of this code is based on (or is) the code in the pip405 port */
124 /* thanks go to the authors of said port - Josh */
128 * translate ns.ns/10 coding of SPD timing values
129 * into 10 ps unit values
131 static inline unsigned short
132 NS10to10PS(unsigned char spd_byte)
134 unsigned short ns, ns10;
136 /* isolate upper nibble */
137 ns = (spd_byte >> 4) & 0x0F;
138 /* isolate lower nibble */
139 ns10 = (spd_byte & 0x0F);
141 return(ns*100 + ns10*10);
145 * translate ns coding of SPD timing values
146 * into 10 ps unit values
148 static inline unsigned short
149 NSto10PS(unsigned char spd_byte)
151 return(spd_byte*100);
154 #ifdef CONFIG_ZUMA_V2
156 check_dimm(uchar slot, sdram_info_t *info)
158 /* assume 2 dimms, 2 banks each 256M - we dont have an
159 * dimm i2c so rely on the detection routines later */
161 memset(info, 0, sizeof(*info));
164 info->banks = 2; /* Detect later */
165 info->registered = 0;
166 info->drb_size = 32; /* 16 - 256MBit, 32 - 512MBit
167 but doesn't matter, both do same
168 thing in setup_sdram() */
170 info->tras_clocks = 5;
173 info->ecc = 0; /* Detect later */
174 #endif /* CONFIG_ECC */
178 #elif defined(CONFIG_P3G4)
181 check_dimm(uchar slot, sdram_info_t *info)
183 memset(info, 0, sizeof(*info));
190 info->registered = 0;
193 info->tras_clocks = 6;
201 #else /* ! CONFIG_ZUMA_V2 && ! CONFIG_P3G4*/
203 /* This code reads the SPD chip on the sdram and populates
204 * the array which is passed in with the relevant information */
206 check_dimm(uchar slot, sdram_info_t *info)
208 DECLARE_GLOBAL_DATA_PTR;
209 uchar addr = slot == 0 ? DIMM0_I2C_ADDR : DIMM1_I2C_ADDR;
211 uchar rows, cols, sdram_banks, supp_cal, width, cal_val;
213 uchar trp_clocks, trcd_clocks;
218 tmemclk = 1000000000 / (gd->bus_clk / 100); /* in 10 ps units */
220 #ifdef CONFIG_EVB64260_750CX
222 printf("check_dimm: The EVB-64260-750CX only has 1 DIMM,");
223 printf(" called with slot=%d insetad!\n", slot);
227 DP(puts("before i2c read\n"));
229 ret = i2c_read(addr, 0, 128, data, 0);
231 DP(puts("after i2c read\n"));
233 /* zero all the values */
234 memset(info, 0, sizeof(*info));
237 DP(printf("No DIMM in slot %d [err = %x]\n", slot, ret));
241 /* first, do some sanity checks */
242 if (data[2] != 0x4) {
243 printf("Not SDRAM in slot %d\n", slot);
247 /* get various information */
250 info->banks = data[5];
251 sdram_banks = data[17];
252 width = data[13] & 0x7f;
254 DP(printf("sdram_banks: %d, banks: %d\n", sdram_banks, info->banks));
256 /* check if the memory is registered */
257 if (data[21] & (BIT1 | BIT4))
258 info->registered = 1;
261 /* check for ECC/parity [0 = none, 1 = parity, 2 = ecc] */
262 info->ecc = (data[11] & 2) >> 1;
265 /* bit 1 is CL2, bit 2 is CL3 */
266 supp_cal = (data[18] & 0x6) >> 1;
268 /* compute the relevant clock values */
269 trp_clocks = (NSto10PS(data[27])+(tmemclk-1)) / tmemclk;
270 trcd_clocks = (NSto10PS(data[29])+(tmemclk-1)) / tmemclk;
271 info->tras_clocks = (NSto10PS(data[30])+(tmemclk-1)) / tmemclk;
273 DP(printf("trp = %d\ntrcd_clocks = %d\ntras_clocks = %d\n",
274 trp_clocks, trcd_clocks, info->tras_clocks));
276 /* try a CAS latency of 3 first... */
279 if (NS10to10PS(data[9]) <= tmemclk)
285 if (NS10to10PS(data[23]) <= tmemclk)
289 DP(printf("cal_val = %d\n", cal_val));
291 /* bummer, did't work... */
293 DP(printf("Couldn't find a good CAS latency\n"));
297 /* get the largest delay -- these values need to all be the same
299 info->tpar = cal_val;
300 if (trp_clocks > info->tpar)
301 info->tpar = trp_clocks;
302 if (trcd_clocks > info->tpar)
303 info->tpar = trcd_clocks;
305 DP(printf("tpar set to: %d\n", info->tpar));
307 #ifdef CFG_BROKEN_CL2
308 if (info->tpar == 2){
310 DP(printf("tpar fixed-up to: %d\n", info->tpar));
313 /* compute the module DRB size */
314 info->drb_size = (((1 << (rows + cols)) * sdram_banks) * width) / _16M;
316 DP(printf("drb_size set to: %d\n", info->drb_size));
318 /* find the burst len */
319 info->burst_len = data[16] & 0xf;
320 if ((info->burst_len & 8) == 8) {
322 } else if ((info->burst_len & 4) == 4) {
331 #endif /* ! CONFIG_ZUMA_V2 */
334 setup_sdram_common(sdram_info_t info[2])
337 int tpar=2, tras_clocks=5, registered=1, ecc=2;
339 if(!info[0].banks && !info[1].banks) return 0;
342 if(info[0].tpar>tpar) tpar=info[0].tpar;
343 if(info[0].tras_clocks>tras_clocks) tras_clocks=info[0].tras_clocks;
344 if(!info[0].registered) registered=0;
345 if(info[0].ecc!=2) ecc=0;
349 if(info[1].tpar>tpar) tpar=info[1].tpar;
350 if(info[1].tras_clocks>tras_clocks) tras_clocks=info[1].tras_clocks;
351 if(!info[1].registered) registered=0;
352 if(info[1].ecc!=2) ecc=0;
355 /* SDRAM configuration */
356 tmp = GTREGREAD(SDRAM_CONFIGURATION);
358 /* Turn on physical interleave if both DIMMs
359 * have even numbers of banks. */
360 if( (info[0].banks == 0 || info[0].banks == 2) &&
361 (info[1].banks == 0 || info[1].banks == 2) ) {
362 /* physical interleave on */
365 /* physical interleave off */
369 tmp |= (registered << 17);
371 /* Use buffer 1 to return read data to the CPU
375 GT_REG_WRITE(SDRAM_CONFIGURATION, tmp);
376 DP(printf("SDRAM config: %08x\n",
377 GTREGREAD(SDRAM_CONFIGURATION)));
380 tmp = (((tpar == 3) ? 2 : 1) |
381 (((tpar == 3) ? 2 : 1) << 2) |
382 (((tpar == 3) ? 2 : 1) << 4) |
387 if (ecc == 2) tmp |= 1<<13;
388 #endif /* CONFIG_ECC */
390 GT_REG_WRITE(SDRAM_TIMING, tmp);
391 DP(printf("SDRAM timing: %08x (%d,%d,%d,%d)\n",
392 GTREGREAD(SDRAM_TIMING), tpar,tpar,tpar,tras_clocks));
394 /* SDRAM address decode register */
395 /* program this with the default value */
396 GT_REG_WRITE(SDRAM_ADDRESS_DECODE, 0x2);
397 DP(printf("SDRAM decode: %08x\n",
398 GTREGREAD(SDRAM_ADDRESS_DECODE)));
403 /* sets up the GT properly with information passed in */
405 setup_sdram(sdram_info_t *info)
411 /* sanity checking */
412 if (! info->banks) return 0;
414 /* ---------------------------- */
415 /* Program the GT with the discovered data */
417 /* bank parameters */
418 tmp = (0xf<<16); /* leave all virt bank pages open */
420 DP(printf("drb_size: %d\n", info->drb_size));
421 switch (info->drb_size) {
434 printf("Error in dram size calculation\n");
438 /* SDRAM bank parameters */
439 /* the param registers for slot 1 (banks 2+3) are offset by 0x8 */
440 GT_REG_WRITE(SDRAM_BANK0PARAMETERS + (info->slot * 0x8), tmp);
441 GT_REG_WRITE(SDRAM_BANK1PARAMETERS + (info->slot * 0x8), tmp);
442 DP(printf("SDRAM bankparam slot %d (bank %d+%d): %08lx\n", info->slot, info->slot*2, (info->slot*2)+1, tmp));
444 /* set the SDRAM configuration for each bank */
445 for (i = info->slot * 2; i < ((info->slot * 2) + info->banks); i++) {
446 DP(printf("*** Running a MRS cycle for bank %d ***\n", i));
449 memory_map_bank(i, 0, GB/4);
452 GT_REG_WRITE(SDRAM_OPERATION_MODE, 0x3);
453 check = GTREGREAD(SDRAM_OPERATION_MODE);
458 /* wait for the command to complete */
459 while ((GTREGREAD(SDRAM_OPERATION_MODE) & (1 << 31)) == 0)
462 /* switch back to normal operation mode */
463 GT_REG_WRITE(SDRAM_OPERATION_MODE, 0);
464 check = GTREGREAD(SDRAM_OPERATION_MODE);
467 memory_map_bank(i, 0, 0);
468 DP(printf("*** MRS cycle for bank %d done ***\n", i));
475 * Check memory range for valid RAM. A simple memory test determines
476 * the actually available RAM size between addresses `base' and
477 * `base + maxsize'. Some (not all) hardware errors are detected:
478 * - short between address lines
479 * - short between data lines
482 dram_size(long int *base, long int maxsize)
484 volatile long int *addr, *b=base;
485 long int cnt, val, save1, save2;
487 #define STARTVAL (1<<20) /* start test at 1M */
488 for (cnt = STARTVAL/sizeof(long); cnt < maxsize/sizeof(long); cnt <<= 1) {
489 addr = base + cnt; /* pointer arith! */
491 save1=*addr; /* save contents of addr */
492 save2=*b; /* save contents of base */
494 *addr=cnt; /* write cnt to addr */
495 *b=0; /* put null at base */
497 /* check at base address */
499 *addr=save1; /* restore *addr */
500 *b=save2; /* restore *b */
503 val = *addr; /* read *addr */
509 /* fix boundary condition.. STARTVAL means zero */
510 if(cnt==STARTVAL/sizeof(long)) cnt=0;
511 return (cnt * sizeof(long));
517 /* ------------------------------------------------------------------------- */
519 /* U-Boot interface function to SDRAM init - this is where all the
520 * controlling logic happens */
522 initdram(int board_type)
524 ulong checkbank[4] = { [0 ... 3] = 0 };
528 sdram_info_t dimm_info[2];
531 /* first, use the SPD to get info about the SDRAM */
533 /* check the NHR bit and skip mem init if it's already done */
534 nhr = get_hid0() & (1 << 16);
537 printf("Skipping SDRAM setup due to NHR bit being set\n");
540 check_dimm(0, &dimm_info[0]);
543 #ifndef CONFIG_EVB64260_750CX /* EVB64260_750CX has only 1 DIMM */
544 check_dimm(1, &dimm_info[1]);
545 #else /* CONFIG_EVB64260_750CX */
546 memset(&dimm_info[1], 0, sizeof(sdram_info_t));
549 /* unmap all banks */
550 memory_map_bank(0, 0, 0);
551 memory_map_bank(1, 0, 0);
552 memory_map_bank(2, 0, 0);
553 memory_map_bank(3, 0, 0);
555 /* Now, program the GT with the correct values */
556 if (setup_sdram_common(dimm_info)) {
557 printf("Setup common failed.\n");
560 if (setup_sdram(&dimm_info[0])) {
561 printf("Setup for DIMM1 failed.\n");
564 if (setup_sdram(&dimm_info[1])) {
565 printf("Setup for DIMM2 failed.\n");
568 /* set the NHR bit */
569 set_hid0(get_hid0() | (1 << 16));
571 /* next, size the SDRAM banks */
574 if (dimm_info[0].banks > 0) checkbank[0] = 1;
575 if (dimm_info[0].banks > 1) checkbank[1] = 1;
576 if (dimm_info[0].banks > 2)
577 printf("Error, SPD claims DIMM1 has >2 banks\n");
579 if (dimm_info[1].banks > 0) checkbank[2] = 1;
580 if (dimm_info[1].banks > 1) checkbank[3] = 1;
581 if (dimm_info[1].banks > 2)
582 printf("Error, SPD claims DIMM2 has >2 banks\n");
584 /* Generic dram sizer: works even if we don't have i2c DIMMs,
585 * as long as the timing settings are more or less correct */
588 * pass 1: size all the banks, using first bat (0-256M)
589 * limitation: we only support 256M per bank due to
590 * us only having 1 BAT for all DRAM
592 for (bank_no = 0; bank_no < CFG_DRAM_BANKS; bank_no++) {
593 /* skip over banks that are not populated */
594 if (! checkbank[bank_no])
597 DP(printf("checking bank %d\n", bank_no));
599 memory_map_bank(bank_no, 0, GB/4);
600 checkbank[bank_no] = dram_size(NULL, GB/4);
601 memory_map_bank(bank_no, 0, 0);
603 DP(printf("bank %d %08lx\n", bank_no, checkbank[bank_no]));
607 * pass 2: contiguously map each bank into physical address
610 dimm_info[0].banks=dimm_info[1].banks=0;
611 for (bank_no = 0; bank_no < CFG_DRAM_BANKS; bank_no++) {
612 if(!checkbank[bank_no]) continue;
614 dimm_info[bank_no/2].banks++;
615 dimm_info[bank_no/2].size+=checkbank[bank_no];
617 memory_map_bank(bank_no, total, checkbank[bank_no]);
619 memory_map_bank_pci(bank_no, total, checkbank[bank_no]);
621 total += checkbank[bank_no];
625 #ifdef CONFIG_ZUMA_V2
627 * We always enable ECC when bank 2 and 3 are unpopulated
628 * If we 2 or 3 are populated, we CAN'T support ECC.
629 * (Zuma boards only support ECC in banks 0 and 1; assume that
630 * in that configuration, ECC chips are mounted, even for stacked
633 if (checkbank[2]==0 && checkbank[3]==0) {
635 GT_REG_WRITE(SDRAM_TIMING, GTREGREAD(SDRAM_TIMING) | (1 << 13));
636 /* TODO: do we have to run MRS cycles again? */
638 #endif /* CONFIG_ZUMA_V2 */
640 if (GTREGREAD(SDRAM_TIMING) & (1 << 13)) {
643 #endif /* CONFIG_ECC */
646 dump_dimm_info(&dimm_info[0]);
647 dump_dimm_info(&dimm_info[1]);
649 /* TODO: return at MOST 256M? */
650 /* return total > GB/4 ? GB/4 : total; */