2 * Copyright 2016 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
8 #include <fsl_ddr_sdram.h>
9 #include <fsl_ddr_dimm_params.h>
11 #ifdef CONFIG_FSL_DEEP_SLEEP
12 #include <fsl_sleep.h>
14 #include <asm/arch/clock.h>
16 DECLARE_GLOBAL_DATA_PTR;
18 void fsl_ddr_board_options(memctl_options_t *popts,
20 unsigned int ctrl_num)
22 const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
26 printf("Not supported controller number %d\n", ctrl_num);
32 if (popts->registered_dimm_en)
37 /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
38 * freqency and n_banks specified in board_specific_parameters table.
40 ddr_freq = get_ddr_freq(0) / 1000000;
41 while (pbsp->datarate_mhz_high) {
42 if (pbsp->n_ranks == pdimm->n_ranks) {
43 if (ddr_freq <= pbsp->datarate_mhz_high) {
44 popts->clk_adjust = pbsp->clk_adjust;
45 popts->wrlvl_start = pbsp->wrlvl_start;
46 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
47 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
56 printf("Error: board specific timing not found for %lu MT/s\n",
58 printf("Trying to use the highest speed (%u) parameters\n",
59 pbsp_highest->datarate_mhz_high);
60 popts->clk_adjust = pbsp_highest->clk_adjust;
61 popts->wrlvl_start = pbsp_highest->wrlvl_start;
62 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
63 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
65 panic("DIMM is not supported by this board");
68 debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
69 pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
71 popts->data_bus_width = 0; /* 64-bit data bus */
72 popts->bstopre = 0; /* enable auto precharge */
75 * Factors to consider for half-strength driver enable:
76 * - number of DIMMs installed
78 popts->half_strength_driver_enable = 0;
80 * Write leveling override
82 popts->wrlvl_override = 1;
83 popts->wrlvl_sample = 0xf;
86 * Rtt and Rtt_WR override
88 popts->rtt_override = 0;
90 /* Enable ZQ calibration */
93 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
94 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
95 DDR_CDR2_VREF_TRAIN_EN | DDR_CDR2_VREF_RANGE_2;
97 /* optimize cpo for erratum A-009942 */
98 popts->cpo_sample = 0x61;
101 int fsl_initdram(void)
103 phys_size_t dram_size;
105 #if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
106 gd->ram_size = fsl_ddr_sdram_size();
110 puts("Initializing DDR....using SPD\n");
112 dram_size = fsl_ddr_sdram();
115 erratum_a008850_post();
117 gd->ram_size = dram_size;