4 * Copyright (c) 2004 Texas Instruments
6 * This package is free software; you can redistribute it and/or
7 * modify it under the terms of the license found in the file
8 * named COPYING that should have accompanied this file.
10 * THIS PACKAGE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR
11 * IMPLIED WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED
12 * WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR A PARTICULAR PURPOSE.
14 * Author: Jian Zhang jzhang@ti.com, Texas Instruments
16 * Copyright (c) 2003 Wolfgang Denk, wd@denx.de
17 * Rewritten to fit into the current U-Boot framework
19 * Adapted for OMAP2420 I2C, r-woodruff2@ti.com
25 #include <asm/arch/i2c.h>
28 #include "omap24xx_i2c.h"
30 DECLARE_GLOBAL_DATA_PTR;
32 #define I2C_TIMEOUT 1000
34 static int wait_for_bb(void);
35 static u16 wait_for_pin(void);
36 static void flush_fifo(void);
39 * For SPL boot some boards need i2c before SDRAM is initialised so force
40 * variables to live in SRAM
42 static struct i2c __attribute__((section (".data"))) *i2c_base =
43 (struct i2c *)I2C_DEFAULT_BASE;
44 static unsigned int __attribute__((section (".data"))) bus_initialized[I2C_BUS_MAX] =
45 { [0 ... (I2C_BUS_MAX-1)] = 0 };
46 static unsigned int __attribute__((section (".data"))) current_bus = 0;
48 void i2c_init(int speed, int slaveadd)
50 int psc, fsscll, fssclh;
51 int hsscll = 0, hssclh = 0;
53 int timeout = I2C_TIMEOUT;
55 /* Only handle standard, fast and high speeds */
56 if ((speed != OMAP_I2C_STANDARD) &&
57 (speed != OMAP_I2C_FAST_MODE) &&
58 (speed != OMAP_I2C_HIGH_SPEED)) {
59 printf("Error : I2C unsupported speed %d\n", speed);
63 psc = I2C_IP_CLK / I2C_INTERNAL_SAMPLING_CLK;
65 if (psc < I2C_PSC_MIN) {
66 printf("Error : I2C unsupported prescalar %d\n", psc);
70 if (speed == OMAP_I2C_HIGH_SPEED) {
73 /* For first phase of HS mode */
74 fsscll = fssclh = I2C_INTERNAL_SAMPLING_CLK /
75 (2 * OMAP_I2C_FAST_MODE);
77 fsscll -= I2C_HIGHSPEED_PHASE_ONE_SCLL_TRIM;
78 fssclh -= I2C_HIGHSPEED_PHASE_ONE_SCLH_TRIM;
79 if (((fsscll < 0) || (fssclh < 0)) ||
80 ((fsscll > 255) || (fssclh > 255))) {
81 puts("Error : I2C initializing first phase clock\n");
85 /* For second phase of HS mode */
86 hsscll = hssclh = I2C_INTERNAL_SAMPLING_CLK / (2 * speed);
88 hsscll -= I2C_HIGHSPEED_PHASE_TWO_SCLL_TRIM;
89 hssclh -= I2C_HIGHSPEED_PHASE_TWO_SCLH_TRIM;
90 if (((fsscll < 0) || (fssclh < 0)) ||
91 ((fsscll > 255) || (fssclh > 255))) {
92 puts("Error : I2C initializing second phase clock\n");
96 scll = (unsigned int)hsscll << 8 | (unsigned int)fsscll;
97 sclh = (unsigned int)hssclh << 8 | (unsigned int)fssclh;
100 /* Standard and fast speed */
101 fsscll = fssclh = I2C_INTERNAL_SAMPLING_CLK / (2 * speed);
103 fsscll -= I2C_FASTSPEED_SCLL_TRIM;
104 fssclh -= I2C_FASTSPEED_SCLH_TRIM;
105 if (((fsscll < 0) || (fssclh < 0)) ||
106 ((fsscll > 255) || (fssclh > 255))) {
107 puts("Error : I2C initializing clock\n");
111 scll = (unsigned int)fsscll;
112 sclh = (unsigned int)fssclh;
115 if (readw(&i2c_base->con) & I2C_CON_EN) {
116 writew(0, &i2c_base->con);
120 writew(0x2, &i2c_base->sysc); /* for ES2 after soft reset */
123 writew(I2C_CON_EN, &i2c_base->con);
124 while (!(readw(&i2c_base->syss) & I2C_SYSS_RDONE) && timeout--) {
126 puts("ERROR: Timeout in soft-reset\n");
132 writew(0, &i2c_base->con);
133 writew(psc, &i2c_base->psc);
134 writew(scll, &i2c_base->scll);
135 writew(sclh, &i2c_base->sclh);
138 writew(slaveadd, &i2c_base->oa);
139 writew(I2C_CON_EN, &i2c_base->con);
141 /* have to enable intrrupts or OMAP i2c module doesn't work */
142 writew(I2C_IE_XRDY_IE | I2C_IE_RRDY_IE | I2C_IE_ARDY_IE |
143 I2C_IE_NACK_IE | I2C_IE_AL_IE, &i2c_base->ie);
146 writew(0xFFFF, &i2c_base->stat);
147 writew(0, &i2c_base->cnt);
149 if (gd->flags & GD_FLG_RELOC)
150 bus_initialized[current_bus] = 1;
153 static int i2c_read_byte(u8 devaddr, u16 regoffset, u8 alen, u8 *value)
158 u8 tmpbuf[2] = {(regoffset) >> 8, regoffset & 0xff};
161 /* wait until bus not busy */
166 writew(alen, &i2c_base->cnt);
167 /* set slave address */
168 writew(devaddr, &i2c_base->sa);
169 /* no stop bit needed here */
170 writew(I2C_CON_EN | I2C_CON_MST | I2C_CON_STT |
171 I2C_CON_TRX, &i2c_base->con);
173 /* send register offset */
175 status = wait_for_pin();
176 if (status == 0 || status & I2C_STAT_NACK) {
180 if (status & I2C_STAT_XRDY) {
182 #if !(defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
183 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX))
184 w |= tmpbuf[i++] << 8;
186 writew(w, &i2c_base->data);
187 writew(I2C_STAT_XRDY, &i2c_base->stat);
189 if (status & I2C_STAT_ARDY) {
190 writew(I2C_STAT_ARDY, &i2c_base->stat);
195 /* set slave address */
196 writew(devaddr, &i2c_base->sa);
197 /* read one byte from slave */
198 writew(1, &i2c_base->cnt);
199 /* need stop bit here */
200 writew(I2C_CON_EN | I2C_CON_MST |
201 I2C_CON_STT | I2C_CON_STP,
206 status = wait_for_pin();
207 if (status == 0 || status & I2C_STAT_NACK) {
211 if (status & I2C_STAT_RRDY) {
212 #if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
213 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX)
214 *value = readb(&i2c_base->data);
216 *value = readw(&i2c_base->data);
218 writew(I2C_STAT_RRDY, &i2c_base->stat);
220 if (status & I2C_STAT_ARDY) {
221 writew(I2C_STAT_ARDY, &i2c_base->stat);
228 writew(0xFFFF, &i2c_base->stat);
229 writew(0, &i2c_base->cnt);
233 static void flush_fifo(void)
236 /* note: if you try and read data when its not there or ready
237 * you get a bus error
240 stat = readw(&i2c_base->stat);
241 if (stat == I2C_STAT_RRDY) {
242 #if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
243 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX)
244 readb(&i2c_base->data);
246 readw(&i2c_base->data);
248 writew(I2C_STAT_RRDY, &i2c_base->stat);
255 int i2c_probe(uchar chip)
258 int res = 1; /* default = fail */
260 if (chip == readw(&i2c_base->oa))
263 /* wait until bus not busy */
267 /* try to read one byte */
268 writew(1, &i2c_base->cnt);
269 /* set slave address */
270 writew(chip, &i2c_base->sa);
271 /* stop bit needed here */
272 writew (I2C_CON_EN | I2C_CON_MST | I2C_CON_STT | I2C_CON_STP, &i2c_base->con);
275 status = wait_for_pin();
276 if (status == 0 || status & I2C_STAT_AL) {
280 if (status & I2C_STAT_NACK) {
282 writew(0xff, &i2c_base->stat);
283 writew (readw (&i2c_base->con) | I2C_CON_STP, &i2c_base->con);
290 if (status & I2C_STAT_ARDY) {
291 writew(I2C_STAT_ARDY, &i2c_base->stat);
294 if (status & I2C_STAT_RRDY) {
296 #if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
297 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX)
298 readb(&i2c_base->data);
300 readw(&i2c_base->data);
302 writew(I2C_STAT_RRDY, &i2c_base->stat);
308 /* don't allow any more data in... we don't want it. */
309 writew(0, &i2c_base->cnt);
310 writew(0xFFFF, &i2c_base->stat);
314 int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len)
319 printf("I2C read: addr len %d not supported\n", alen);
323 if (addr + len > (1 << 16)) {
324 puts("I2C read: address out of range\n");
328 for (i = 0; i < len; i++) {
329 if (i2c_read_byte(chip, addr + i, alen, &buffer[i])) {
330 puts("I2C read: I/O error\n");
331 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
339 int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len)
345 u8 tmpbuf[2] = {addr >> 8, addr & 0xff};
348 printf("I2C write: addr len %d not supported\n", alen);
352 if (addr + len > (1 << 16)) {
353 printf("I2C write: address 0x%x + 0x%x out of range\n",
358 /* wait until bus not busy */
362 /* start address phase - will write regoffset + len bytes data */
363 /* TODO consider case when !CONFIG_OMAP243X/34XX/44XX */
364 writew(alen + len, &i2c_base->cnt);
365 /* set slave address */
366 writew(chip, &i2c_base->sa);
367 /* stop bit needed here */
368 writew(I2C_CON_EN | I2C_CON_MST | I2C_CON_STT | I2C_CON_TRX |
369 I2C_CON_STP, &i2c_base->con);
371 /* Send address and data */
372 for (i = -alen; i < len; i++) {
373 status = wait_for_pin();
375 if (status == 0 || status & I2C_STAT_NACK) {
377 printf("i2c error waiting for data ACK (status=0x%x)\n",
382 if (status & I2C_STAT_XRDY) {
383 w = (i < 0) ? tmpbuf[2+i] : buffer[i];
384 #if !(defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
385 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX))
386 w |= ((++i < 0) ? tmpbuf[2+i] : buffer[i]) << 8;
388 writew(w, &i2c_base->data);
389 writew(I2C_STAT_XRDY, &i2c_base->stat);
392 printf("i2c bus not ready for Tx (i=%d)\n", i);
399 writew(0xFFFF, &i2c_base->stat);
403 static int wait_for_bb(void)
405 int timeout = I2C_TIMEOUT;
408 writew(0xFFFF, &i2c_base->stat); /* clear current interrupts...*/
409 while ((stat = readw(&i2c_base->stat) & I2C_STAT_BB) && timeout--) {
410 writew(stat, &i2c_base->stat);
415 printf("timed out in wait_for_bb: I2C_STAT=%x\n",
416 readw(&i2c_base->stat));
419 writew(0xFFFF, &i2c_base->stat); /* clear delayed stuff*/
423 static u16 wait_for_pin(void)
426 int timeout = I2C_TIMEOUT;
430 status = readw(&i2c_base->stat);
432 (I2C_STAT_ROVR | I2C_STAT_XUDF | I2C_STAT_XRDY |
433 I2C_STAT_RRDY | I2C_STAT_ARDY | I2C_STAT_NACK |
434 I2C_STAT_AL)) && timeout--);
437 printf("timed out in wait_for_pin: I2C_STAT=%x\n",
438 readw(&i2c_base->stat));
439 writew(0xFFFF, &i2c_base->stat);
446 int i2c_set_bus_num(unsigned int bus)
448 if ((bus < 0) || (bus >= I2C_BUS_MAX)) {
449 printf("Bad bus: %d\n", bus);
455 i2c_base = (struct i2c *)I2C_BASE4;
458 i2c_base = (struct i2c *)I2C_BASE3;
463 i2c_base = (struct i2c *)I2C_BASE3;
467 i2c_base = (struct i2c *)I2C_BASE2;
469 i2c_base = (struct i2c *)I2C_BASE1;
473 if (!bus_initialized[current_bus])
474 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
479 int i2c_get_bus_num(void)
481 return (int) current_bus;