1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2014-2017 Broadcom.
19 #include "bcm-sf2-eth.h"
20 #include "bcm-sf2-eth-gmac.h"
22 #define SPINWAIT(exp, us) { \
23 uint countdown = (us) + 9; \
24 while ((exp) && (countdown >= 10)) {\
30 #define RX_BUF_SIZE_ALIGNED ALIGN(RX_BUF_SIZE, ARCH_DMA_MINALIGN)
31 #define TX_BUF_SIZE_ALIGNED ALIGN(TX_BUF_SIZE, ARCH_DMA_MINALIGN)
32 #define DESCP_SIZE_ALIGNED ALIGN(sizeof(dma64dd_t), ARCH_DMA_MINALIGN)
34 static int gmac_disable_dma(struct eth_dma *dma, int dir);
35 static int gmac_enable_dma(struct eth_dma *dma, int dir);
39 /* misc control bits */
41 /* buffer count and address extension */
43 /* memory address of the date buffer, bits 31:0 */
45 /* memory address of the date buffer, bits 63:32 */
49 uint32_t g_dmactrlflags;
51 static uint32_t dma_ctrlflags(uint32_t mask, uint32_t flags)
53 debug("%s enter\n", __func__);
55 g_dmactrlflags &= ~mask;
56 g_dmactrlflags |= flags;
58 /* If trying to enable parity, check if parity is actually supported */
59 if (g_dmactrlflags & DMA_CTRL_PEN) {
62 control = readl(GMAC0_DMA_TX_CTRL_ADDR);
63 writel(control | D64_XC_PD, GMAC0_DMA_TX_CTRL_ADDR);
64 if (readl(GMAC0_DMA_TX_CTRL_ADDR) & D64_XC_PD) {
66 * We *can* disable it, therefore it is supported;
67 * restore control register
69 writel(control, GMAC0_DMA_TX_CTRL_ADDR);
71 /* Not supported, don't allow it to be enabled */
72 g_dmactrlflags &= ~DMA_CTRL_PEN;
76 return g_dmactrlflags;
79 static inline void reg32_clear_bits(uint32_t reg, uint32_t value)
81 uint32_t v = readl(reg);
86 static inline void reg32_set_bits(uint32_t reg, uint32_t value)
88 uint32_t v = readl(reg);
94 static void dma_tx_dump(struct eth_dma *dma)
96 dma64dd_t *descp = NULL;
100 printf("TX DMA Register:\n");
101 printf("control:0x%x; ptr:0x%x; addrl:0x%x; addrh:0x%x; stat0:0x%x, stat1:0x%x\n",
102 readl(GMAC0_DMA_TX_CTRL_ADDR),
103 readl(GMAC0_DMA_TX_PTR_ADDR),
104 readl(GMAC0_DMA_TX_ADDR_LOW_ADDR),
105 readl(GMAC0_DMA_TX_ADDR_HIGH_ADDR),
106 readl(GMAC0_DMA_TX_STATUS0_ADDR),
107 readl(GMAC0_DMA_TX_STATUS1_ADDR));
109 printf("TX Descriptors:\n");
110 for (i = 0; i < TX_BUF_NUM; i++) {
111 descp = (dma64dd_t *)(dma->tx_desc_aligned) + i;
112 printf("ctrl1:0x%08x; ctrl2:0x%08x; addr:0x%x 0x%08x\n",
113 descp->ctrl1, descp->ctrl2,
114 descp->addrhigh, descp->addrlow);
117 printf("TX Buffers:\n");
118 /* Initialize TX DMA descriptor table */
119 for (i = 0; i < TX_BUF_NUM; i++) {
120 bufp = (uint8_t *)(dma->tx_buf + i * TX_BUF_SIZE_ALIGNED);
121 printf("buf%d:0x%x; ", i, (uint32_t)bufp);
126 static void dma_rx_dump(struct eth_dma *dma)
128 dma64dd_t *descp = NULL;
132 printf("RX DMA Register:\n");
133 printf("control:0x%x; ptr:0x%x; addrl:0x%x; addrh:0x%x; stat0:0x%x, stat1:0x%x\n",
134 readl(GMAC0_DMA_RX_CTRL_ADDR),
135 readl(GMAC0_DMA_RX_PTR_ADDR),
136 readl(GMAC0_DMA_RX_ADDR_LOW_ADDR),
137 readl(GMAC0_DMA_RX_ADDR_HIGH_ADDR),
138 readl(GMAC0_DMA_RX_STATUS0_ADDR),
139 readl(GMAC0_DMA_RX_STATUS1_ADDR));
141 printf("RX Descriptors:\n");
142 for (i = 0; i < RX_BUF_NUM; i++) {
143 descp = (dma64dd_t *)(dma->rx_desc_aligned) + i;
144 printf("ctrl1:0x%08x; ctrl2:0x%08x; addr:0x%x 0x%08x\n",
145 descp->ctrl1, descp->ctrl2,
146 descp->addrhigh, descp->addrlow);
149 printf("RX Buffers:\n");
150 for (i = 0; i < RX_BUF_NUM; i++) {
151 bufp = dma->rx_buf + i * RX_BUF_SIZE_ALIGNED;
152 printf("buf%d:0x%x; ", i, (uint32_t)bufp);
158 static int dma_tx_init(struct eth_dma *dma)
160 dma64dd_t *descp = NULL;
165 debug("%s enter\n", __func__);
167 /* clear descriptor memory */
168 memset((void *)(dma->tx_desc_aligned), 0,
169 TX_BUF_NUM * DESCP_SIZE_ALIGNED);
170 memset(dma->tx_buf, 0, TX_BUF_NUM * TX_BUF_SIZE_ALIGNED);
172 /* Initialize TX DMA descriptor table */
173 for (i = 0; i < TX_BUF_NUM; i++) {
174 descp = (dma64dd_t *)(dma->tx_desc_aligned) + i;
175 bufp = dma->tx_buf + i * TX_BUF_SIZE_ALIGNED;
176 /* clear buffer memory */
177 memset((void *)bufp, 0, TX_BUF_SIZE_ALIGNED);
180 /* if last descr set endOfTable */
181 if (i == (TX_BUF_NUM-1))
182 ctrl = D64_CTRL1_EOT;
185 descp->addrlow = (uint32_t)bufp;
189 /* flush descriptor and buffer */
190 descp = dma->tx_desc_aligned;
192 flush_dcache_range((unsigned long)descp,
193 (unsigned long)descp +
194 DESCP_SIZE_ALIGNED * TX_BUF_NUM);
195 flush_dcache_range((unsigned long)bufp,
196 (unsigned long)bufp +
197 TX_BUF_SIZE_ALIGNED * TX_BUF_NUM);
199 /* initialize the DMA channel */
200 writel((uint32_t)(dma->tx_desc_aligned), GMAC0_DMA_TX_ADDR_LOW_ADDR);
201 writel(0, GMAC0_DMA_TX_ADDR_HIGH_ADDR);
203 /* now update the dma last descriptor */
204 writel(((uint32_t)(dma->tx_desc_aligned)) & D64_XP_LD_MASK,
205 GMAC0_DMA_TX_PTR_ADDR);
210 static int dma_rx_init(struct eth_dma *dma)
213 dma64dd_t *descp = NULL;
218 debug("%s enter\n", __func__);
220 /* clear descriptor memory */
221 memset((void *)(dma->rx_desc_aligned), 0,
222 RX_BUF_NUM * DESCP_SIZE_ALIGNED);
223 /* clear buffer memory */
224 memset(dma->rx_buf, 0, RX_BUF_NUM * RX_BUF_SIZE_ALIGNED);
226 /* Initialize RX DMA descriptor table */
227 for (i = 0; i < RX_BUF_NUM; i++) {
228 descp = (dma64dd_t *)(dma->rx_desc_aligned) + i;
229 bufp = dma->rx_buf + i * RX_BUF_SIZE_ALIGNED;
231 /* if last descr set endOfTable */
232 if (i == (RX_BUF_NUM - 1))
233 ctrl = D64_CTRL1_EOT;
235 descp->ctrl2 = RX_BUF_SIZE_ALIGNED;
236 descp->addrlow = (uint32_t)bufp;
239 last_desc = ((uint32_t)(descp) & D64_XP_LD_MASK)
243 descp = dma->rx_desc_aligned;
245 /* flush descriptor and buffer */
246 flush_dcache_range((unsigned long)descp,
247 (unsigned long)descp +
248 DESCP_SIZE_ALIGNED * RX_BUF_NUM);
249 flush_dcache_range((unsigned long)(bufp),
250 (unsigned long)bufp +
251 RX_BUF_SIZE_ALIGNED * RX_BUF_NUM);
253 /* initailize the DMA channel */
254 writel((uint32_t)descp, GMAC0_DMA_RX_ADDR_LOW_ADDR);
255 writel(0, GMAC0_DMA_RX_ADDR_HIGH_ADDR);
257 /* now update the dma last descriptor */
258 writel(last_desc, GMAC0_DMA_RX_PTR_ADDR);
263 static int dma_init(struct eth_dma *dma)
265 debug(" %s enter\n", __func__);
268 * Default flags: For backwards compatibility both
269 * Rx Overflow Continue and Parity are DISABLED.
271 dma_ctrlflags(DMA_CTRL_ROC | DMA_CTRL_PEN, 0);
273 debug("rx burst len 0x%x\n",
274 (readl(GMAC0_DMA_RX_CTRL_ADDR) & D64_RC_BL_MASK)
276 debug("tx burst len 0x%x\n",
277 (readl(GMAC0_DMA_TX_CTRL_ADDR) & D64_XC_BL_MASK)
283 /* From end of chip_init() */
284 /* enable the overflow continue feature and disable parity */
285 dma_ctrlflags(DMA_CTRL_ROC | DMA_CTRL_PEN /* mask */,
286 DMA_CTRL_ROC /* value */);
291 static int dma_deinit(struct eth_dma *dma)
293 debug(" %s enter\n", __func__);
295 gmac_disable_dma(dma, MAC_DMA_RX);
296 gmac_disable_dma(dma, MAC_DMA_TX);
300 free(dma->tx_desc_aligned);
301 dma->tx_desc_aligned = NULL;
305 free(dma->rx_desc_aligned);
306 dma->rx_desc_aligned = NULL;
311 int gmac_tx_packet(struct eth_dma *dma, void *packet, int length)
313 uint8_t *bufp = dma->tx_buf + dma->cur_tx_index * TX_BUF_SIZE_ALIGNED;
315 /* kick off the dma */
317 int txout = dma->cur_tx_index;
319 dma64dd_t *descp = NULL;
321 uint32_t last_desc = (((uint32_t)dma->tx_desc_aligned) +
322 sizeof(dma64dd_t)) & D64_XP_LD_MASK;
325 debug("%s enter\n", __func__);
327 /* load the buffer */
328 memcpy(bufp, packet, len);
330 /* Add 4 bytes for Ethernet FCS/CRC */
333 ctrl = (buflen & D64_CTRL2_BC_MASK);
335 /* the transmit will only be one frame or set SOF, EOF */
336 /* also set int on completion */
337 flags = D64_CTRL1_SOF | D64_CTRL1_IOC | D64_CTRL1_EOF;
339 /* txout points to the descriptor to uset */
340 /* if last descriptor then set EOT */
341 if (txout == (TX_BUF_NUM - 1)) {
342 flags |= D64_CTRL1_EOT;
343 last_desc = ((uint32_t)(dma->tx_desc_aligned)) & D64_XP_LD_MASK;
346 /* write the descriptor */
347 descp = ((dma64dd_t *)(dma->tx_desc_aligned)) + txout;
348 descp->addrlow = (uint32_t)bufp;
350 descp->ctrl1 = flags;
353 /* flush descriptor and buffer */
354 flush_dcache_range((unsigned long)dma->tx_desc_aligned,
355 (unsigned long)dma->tx_desc_aligned +
356 DESCP_SIZE_ALIGNED * TX_BUF_NUM);
357 flush_dcache_range((unsigned long)bufp,
358 (unsigned long)bufp + TX_BUF_SIZE_ALIGNED);
360 /* now update the dma last descriptor */
361 writel(last_desc, GMAC0_DMA_TX_PTR_ADDR);
363 /* tx dma should be enabled so packet should go out */
366 dma->cur_tx_index = (txout + 1) & (TX_BUF_NUM - 1);
371 bool gmac_check_tx_done(struct eth_dma *dma)
373 /* wait for tx to complete */
375 bool xfrdone = false;
377 debug("%s enter\n", __func__);
379 intstatus = readl(GMAC0_INT_STATUS_ADDR);
381 debug("int(0x%x)\n", intstatus);
382 if (intstatus & (I_XI0 | I_XI1 | I_XI2 | I_XI3)) {
384 /* clear the int bits */
385 intstatus &= ~(I_XI0 | I_XI1 | I_XI2 | I_XI3);
386 writel(intstatus, GMAC0_INT_STATUS_ADDR);
388 debug("Tx int(0x%x)\n", intstatus);
394 int gmac_check_rx_done(struct eth_dma *dma, uint8_t *buf)
397 size_t rcvlen = 0, buflen = 0;
398 uint32_t stat0 = 0, stat1 = 0;
399 uint32_t control, offset;
400 uint8_t statbuf[HWRXOFF*2];
402 int index, curr, active;
403 dma64dd_t *descp = NULL;
408 * this api will check if a packet has been received.
409 * If so it will return the address of the buffer and current
410 * descriptor index will be incremented to the
411 * next descriptor. Once done with the frame the buffer should be
412 * added back onto the descriptor and the lastdscr should be updated
413 * to this descriptor.
415 index = dma->cur_rx_index;
416 offset = (uint32_t)(dma->rx_desc_aligned);
417 stat0 = readl(GMAC0_DMA_RX_STATUS0_ADDR) & D64_RS0_CD_MASK;
418 stat1 = readl(GMAC0_DMA_RX_STATUS1_ADDR) & D64_RS0_CD_MASK;
419 curr = ((stat0 - offset) & D64_RS0_CD_MASK) / sizeof(dma64dd_t);
420 active = ((stat1 - offset) & D64_RS0_CD_MASK) / sizeof(dma64dd_t);
422 /* check if any frame */
426 debug("received packet\n");
427 debug("expect(0x%x) curr(0x%x) active(0x%x)\n", index, curr, active);
432 /* get the packet pointer that corresponds to the rx descriptor */
433 bufp = dma->rx_buf + index * RX_BUF_SIZE_ALIGNED;
435 descp = (dma64dd_t *)(dma->rx_desc_aligned) + index;
436 /* flush descriptor and buffer */
437 flush_dcache_range((unsigned long)dma->rx_desc_aligned,
438 (unsigned long)dma->rx_desc_aligned +
439 DESCP_SIZE_ALIGNED * RX_BUF_NUM);
440 flush_dcache_range((unsigned long)bufp,
441 (unsigned long)bufp + RX_BUF_SIZE_ALIGNED);
443 buflen = (descp->ctrl2 & D64_CTRL2_BC_MASK);
445 stat0 = readl(GMAC0_DMA_RX_STATUS0_ADDR);
446 stat1 = readl(GMAC0_DMA_RX_STATUS1_ADDR);
448 debug("bufp(0x%x) index(0x%x) buflen(0x%x) stat0(0x%x) stat1(0x%x)\n",
449 (uint32_t)bufp, index, buflen, stat0, stat1);
451 dma->cur_rx_index = (index + 1) & (RX_BUF_NUM - 1);
453 /* get buffer offset */
454 control = readl(GMAC0_DMA_RX_CTRL_ADDR);
455 offset = (control & D64_RC_RO_MASK) >> D64_RC_RO_SHIFT;
456 rcvlen = *(uint16_t *)bufp;
458 debug("Received %d bytes\n", rcvlen);
459 /* copy status into temp buf then copy data from rx buffer */
460 memcpy(statbuf, bufp, offset);
461 datap = (void *)((uint32_t)bufp + offset);
462 memcpy(buf, datap, rcvlen);
464 /* update descriptor that is being added back on ring */
465 descp->ctrl2 = RX_BUF_SIZE_ALIGNED;
466 descp->addrlow = (uint32_t)bufp;
468 /* flush descriptor */
469 flush_dcache_range((unsigned long)dma->rx_desc_aligned,
470 (unsigned long)dma->rx_desc_aligned +
471 DESCP_SIZE_ALIGNED * RX_BUF_NUM);
473 /* set the lastdscr for the rx ring */
474 writel(((uint32_t)descp) & D64_XP_LD_MASK, GMAC0_DMA_RX_PTR_ADDR);
479 static int gmac_disable_dma(struct eth_dma *dma, int dir)
483 debug("%s enter\n", __func__);
485 if (dir == MAC_DMA_TX) {
486 /* address PR8249/PR7577 issue */
487 /* suspend tx DMA first */
488 writel(D64_XC_SE, GMAC0_DMA_TX_CTRL_ADDR);
489 SPINWAIT(((status = (readl(GMAC0_DMA_TX_STATUS0_ADDR) &
491 D64_XS0_XS_DISABLED) &&
492 (status != D64_XS0_XS_IDLE) &&
493 (status != D64_XS0_XS_STOPPED), 10000);
496 * PR2414 WAR: DMA engines are not disabled until
499 writel(0, GMAC0_DMA_TX_CTRL_ADDR);
500 SPINWAIT(((status = (readl(GMAC0_DMA_TX_STATUS0_ADDR) &
502 D64_XS0_XS_DISABLED), 10000);
504 /* wait for the last transaction to complete */
507 status = (status == D64_XS0_XS_DISABLED);
510 * PR2414 WAR: DMA engines are not disabled until
513 writel(0, GMAC0_DMA_RX_CTRL_ADDR);
514 SPINWAIT(((status = (readl(GMAC0_DMA_RX_STATUS0_ADDR) &
516 D64_RS0_RS_DISABLED), 10000);
518 status = (status == D64_RS0_RS_DISABLED);
524 static int gmac_enable_dma(struct eth_dma *dma, int dir)
528 debug("%s enter\n", __func__);
530 if (dir == MAC_DMA_TX) {
531 dma->cur_tx_index = 0;
534 * These bits 20:18 (burstLen) of control register can be
535 * written but will take effect only if these bits are
536 * valid. So this will not affect previous versions
537 * of the DMA. They will continue to have those bits set to 0.
539 control = readl(GMAC0_DMA_TX_CTRL_ADDR);
541 control |= D64_XC_XE;
542 if ((g_dmactrlflags & DMA_CTRL_PEN) == 0)
543 control |= D64_XC_PD;
545 writel(control, GMAC0_DMA_TX_CTRL_ADDR);
547 /* initailize the DMA channel */
548 writel((uint32_t)(dma->tx_desc_aligned),
549 GMAC0_DMA_TX_ADDR_LOW_ADDR);
550 writel(0, GMAC0_DMA_TX_ADDR_HIGH_ADDR);
552 dma->cur_rx_index = 0;
554 control = (readl(GMAC0_DMA_RX_CTRL_ADDR) &
555 D64_RC_AE) | D64_RC_RE;
557 if ((g_dmactrlflags & DMA_CTRL_PEN) == 0)
558 control |= D64_RC_PD;
560 if (g_dmactrlflags & DMA_CTRL_ROC)
561 control |= D64_RC_OC;
564 * These bits 20:18 (burstLen) of control register can be
565 * written but will take effect only if these bits are
566 * valid. So this will not affect previous versions
567 * of the DMA. They will continue to have those bits set to 0.
569 control &= ~D64_RC_BL_MASK;
570 /* Keep default Rx burstlen */
571 control |= readl(GMAC0_DMA_RX_CTRL_ADDR) & D64_RC_BL_MASK;
572 control |= HWRXOFF << D64_RC_RO_SHIFT;
574 writel(control, GMAC0_DMA_RX_CTRL_ADDR);
577 * the rx descriptor ring should have
578 * the addresses set properly;
579 * set the lastdscr for the rx ring
581 writel(((uint32_t)(dma->rx_desc_aligned) +
582 (RX_BUF_NUM - 1) * RX_BUF_SIZE_ALIGNED) &
583 D64_XP_LD_MASK, GMAC0_DMA_RX_PTR_ADDR);
589 bool gmac_mii_busywait(unsigned int timeout)
593 while (timeout > 10) {
594 tmp = readl(GMAC_MII_CTRL_ADDR);
595 if (tmp & (1 << GMAC_MII_BUSY_SHIFT)) {
602 return tmp & (1 << GMAC_MII_BUSY_SHIFT);
605 int gmac_miiphy_read(struct mii_dev *bus, int phyaddr, int devad, int reg)
610 /* Busy wait timeout is 1ms */
611 if (gmac_mii_busywait(1000)) {
612 pr_err("%s: Prepare MII read: MII/MDIO busy\n", __func__);
617 tmp = GMAC_MII_DATA_READ_CMD;
618 tmp |= (phyaddr << GMAC_MII_PHY_ADDR_SHIFT) |
619 (reg << GMAC_MII_PHY_REG_SHIFT);
620 debug("MII read cmd 0x%x, phy 0x%x, reg 0x%x\n", tmp, phyaddr, reg);
621 writel(tmp, GMAC_MII_DATA_ADDR);
623 if (gmac_mii_busywait(1000)) {
624 pr_err("%s: MII read failure: MII/MDIO busy\n", __func__);
628 value = readl(GMAC_MII_DATA_ADDR) & 0xffff;
629 debug("MII read data 0x%x\n", value);
633 int gmac_miiphy_write(struct mii_dev *bus, int phyaddr, int devad, int reg,
638 /* Busy wait timeout is 1ms */
639 if (gmac_mii_busywait(1000)) {
640 pr_err("%s: Prepare MII write: MII/MDIO busy\n", __func__);
644 /* Write operation */
645 tmp = GMAC_MII_DATA_WRITE_CMD | (value & 0xffff);
646 tmp |= ((phyaddr << GMAC_MII_PHY_ADDR_SHIFT) |
647 (reg << GMAC_MII_PHY_REG_SHIFT));
648 debug("MII write cmd 0x%x, phy 0x%x, reg 0x%x, data 0x%x\n",
649 tmp, phyaddr, reg, value);
650 writel(tmp, GMAC_MII_DATA_ADDR);
652 if (gmac_mii_busywait(1000)) {
653 pr_err("%s: MII write failure: MII/MDIO busy\n", __func__);
660 void gmac_init_reset(void)
662 debug("%s enter\n", __func__);
664 /* set command config reg CC_SR */
665 reg32_set_bits(UNIMAC0_CMD_CFG_ADDR, CC_SR);
666 udelay(GMAC_RESET_DELAY);
669 void gmac_clear_reset(void)
671 debug("%s enter\n", __func__);
673 /* clear command config reg CC_SR */
674 reg32_clear_bits(UNIMAC0_CMD_CFG_ADDR, CC_SR);
675 udelay(GMAC_RESET_DELAY);
678 static void gmac_enable_local(bool en)
682 debug("%s enter\n", __func__);
684 /* read command config reg */
685 cmdcfg = readl(UNIMAC0_CMD_CFG_ADDR);
687 /* put mac in reset */
692 /* first deassert rx_ena and tx_ena while in reset */
693 cmdcfg &= ~(CC_RE | CC_TE);
694 /* write command config reg */
695 writel(cmdcfg, UNIMAC0_CMD_CFG_ADDR);
697 /* bring mac out of reset */
700 /* if not enable exit now */
704 /* enable the mac transmit and receive paths now */
707 cmdcfg |= (CC_RE | CC_TE);
709 /* assert rx_ena and tx_ena when out of reset to enable the mac */
710 writel(cmdcfg, UNIMAC0_CMD_CFG_ADDR);
715 int gmac_enable(void)
717 gmac_enable_local(1);
719 /* clear interrupts */
720 writel(I_INTMASK, GMAC0_INT_STATUS_ADDR);
724 int gmac_disable(void)
726 gmac_enable_local(0);
730 int gmac_set_speed(int speed, int duplex)
736 hd_ena = duplex ? 0 : CC_HD;
739 } else if (speed == 100) {
741 } else if (speed == 10) {
744 pr_err("%s: Invalid GMAC speed(%d)!\n", __func__, speed);
748 cmdcfg = readl(UNIMAC0_CMD_CFG_ADDR);
749 cmdcfg &= ~(CC_ES_MASK | CC_HD);
750 cmdcfg |= ((speed_cfg << CC_ES_SHIFT) | hd_ena);
752 printf("Change GMAC speed to %dMB\n", speed);
753 debug("GMAC speed cfg 0x%x\n", cmdcfg);
754 writel(cmdcfg, UNIMAC0_CMD_CFG_ADDR);
759 int gmac_set_mac_addr(unsigned char *mac)
761 /* set our local address */
762 debug("GMAC: %02x:%02x:%02x:%02x:%02x:%02x\n",
763 mac[0], mac[1], mac[2], mac[3], mac[4], mac[5]);
764 writel(htonl(*(uint32_t *)mac), UNIMAC0_MAC_MSB_ADDR);
765 writew(htons(*(uint32_t *)&mac[4]), UNIMAC0_MAC_LSB_ADDR);
770 int gmac_mac_init(struct eth_device *dev)
772 struct eth_info *eth = (struct eth_info *)(dev->priv);
773 struct eth_dma *dma = &(eth->dma);
779 debug("%s enter\n", __func__);
781 /* Always use GMAC0 */
782 printf("Using GMAC%d\n", 0);
784 /* Reset AMAC0 core */
785 writel(0, AMAC0_IDM_RESET_ADDR);
786 tmp = readl(AMAC0_IO_CTRL_DIRECT_ADDR);
788 tmp &= ~(1 << AMAC0_IO_CTRL_CLK_250_SEL_SHIFT);
789 tmp |= (1 << AMAC0_IO_CTRL_GMII_MODE_SHIFT);
791 tmp &= ~(1 << AMAC0_IO_CTRL_DEST_SYNC_MODE_EN_SHIFT);
792 writel(tmp, AMAC0_IO_CTRL_DIRECT_ADDR);
796 * As AMAC is just reset, NO need?
797 * set eth_data into loopback mode to ensure no rx traffic
798 * gmac_loopback(eth_data, TRUE);
799 * ET_TRACE(("%s gmac loopback\n", __func__));
803 cmdcfg = readl(UNIMAC0_CMD_CFG_ADDR);
804 cmdcfg &= ~(CC_TE | CC_RE | CC_RPI | CC_TAI | CC_HD | CC_ML |
805 CC_CFE | CC_RL | CC_RED | CC_PE | CC_TPI |
807 cmdcfg |= (CC_PROM | CC_NLC | CC_CFE);
808 /* put mac in reset */
810 writel(cmdcfg, UNIMAC0_CMD_CFG_ADDR);
813 /* enable clear MIB on read */
814 reg32_set_bits(GMAC0_DEV_CTRL_ADDR, DC_MROR);
815 /* PHY: set smi_master to drive mdc_clk */
816 reg32_set_bits(GMAC0_PHY_CTRL_ADDR, PC_MTE);
818 /* clear persistent sw intstatus */
819 writel(0, GMAC0_INT_STATUS_ADDR);
821 if (dma_init(dma) < 0) {
822 pr_err("%s: GMAC dma_init failed\n", __func__);
827 printf("%s: Chip ID: 0x%x\n", __func__, chipid);
829 /* set switch bypass mode */
830 tmp = readl(SWITCH_GLOBAL_CONFIG_ADDR);
831 tmp |= (1 << CDRU_SWITCH_BYPASS_SWITCH_SHIFT);
834 /* tmp &= ~(1 << CDRU_SWITCH_BYPASS_SWITCH_SHIFT); */
836 writel(tmp, SWITCH_GLOBAL_CONFIG_ADDR);
838 tmp = readl(CRMU_CHIP_IO_PAD_CONTROL_ADDR);
839 tmp &= ~(1 << CDRU_IOMUX_FORCE_PAD_IN_SHIFT);
840 writel(tmp, CRMU_CHIP_IO_PAD_CONTROL_ADDR);
842 /* Set MDIO to internal GPHY */
843 tmp = readl(GMAC_MII_CTRL_ADDR);
844 /* Select internal MDC/MDIO bus*/
845 tmp &= ~(1 << GMAC_MII_CTRL_BYP_SHIFT);
846 /* select MDC/MDIO connecting to on-chip internal PHYs */
847 tmp &= ~(1 << GMAC_MII_CTRL_EXT_SHIFT);
849 * give bit[6:0](MDCDIV) with required divisor to set
850 * the MDC clock frequency, 66MHZ/0x1A=2.5MHZ
854 writel(tmp, GMAC_MII_CTRL_ADDR);
856 if (gmac_mii_busywait(1000)) {
857 pr_err("%s: Configure MDIO: MII/MDIO busy\n", __func__);
861 /* Configure GMAC0 */
862 /* enable one rx interrupt per received frame */
863 writel(1 << GMAC0_IRL_FRAMECOUNT_SHIFT, GMAC0_INTR_RECV_LAZY_ADDR);
865 /* read command config reg */
866 cmdcfg = readl(UNIMAC0_CMD_CFG_ADDR);
867 /* enable 802.3x tx flow control (honor received PAUSE frames) */
869 /* enable promiscuous mode */
871 /* Disable loopback mode */
874 cmdcfg &= ~(CC_ES_MASK | CC_HD);
875 /* Set to 1Gbps and full duplex by default */
876 cmdcfg |= (2 << CC_ES_SHIFT);
878 /* put mac in reset */
881 writel(cmdcfg, UNIMAC0_CMD_CFG_ADDR);
882 /* bring mac out of reset */
885 /* set max frame lengths; account for possible vlan tag */
886 writel(PKTSIZE + 32, UNIMAC0_FRM_LENGTH_ADDR);
895 int gmac_add(struct eth_device *dev)
897 struct eth_info *eth = (struct eth_info *)(dev->priv);
898 struct eth_dma *dma = &(eth->dma);
902 * Desc has to be 16-byte aligned. But for dcache flush it must be
903 * aligned to ARCH_DMA_MINALIGN.
905 tmp = memalign(ARCH_DMA_MINALIGN, DESCP_SIZE_ALIGNED * TX_BUF_NUM);
907 printf("%s: Failed to allocate TX desc Buffer\n", __func__);
911 dma->tx_desc_aligned = (void *)tmp;
912 debug("TX Descriptor Buffer: %p; length: 0x%x\n",
913 dma->tx_desc_aligned, DESCP_SIZE_ALIGNED * TX_BUF_NUM);
915 tmp = memalign(ARCH_DMA_MINALIGN, TX_BUF_SIZE_ALIGNED * TX_BUF_NUM);
917 printf("%s: Failed to allocate TX Data Buffer\n", __func__);
918 free(dma->tx_desc_aligned);
921 dma->tx_buf = (uint8_t *)tmp;
922 debug("TX Data Buffer: %p; length: 0x%x\n",
923 dma->tx_buf, TX_BUF_SIZE_ALIGNED * TX_BUF_NUM);
925 /* Desc has to be 16-byte aligned */
926 tmp = memalign(ARCH_DMA_MINALIGN, DESCP_SIZE_ALIGNED * RX_BUF_NUM);
928 printf("%s: Failed to allocate RX Descriptor\n", __func__);
929 free(dma->tx_desc_aligned);
933 dma->rx_desc_aligned = (void *)tmp;
934 debug("RX Descriptor Buffer: %p, length: 0x%x\n",
935 dma->rx_desc_aligned, DESCP_SIZE_ALIGNED * RX_BUF_NUM);
937 tmp = memalign(ARCH_DMA_MINALIGN, RX_BUF_SIZE_ALIGNED * RX_BUF_NUM);
939 printf("%s: Failed to allocate RX Data Buffer\n", __func__);
940 free(dma->tx_desc_aligned);
942 free(dma->rx_desc_aligned);
945 dma->rx_buf = (uint8_t *)tmp;
946 debug("RX Data Buffer: %p; length: 0x%x\n",
947 dma->rx_buf, RX_BUF_SIZE_ALIGNED * RX_BUF_NUM);
951 eth->phy_interface = PHY_INTERFACE_MODE_GMII;
953 dma->tx_packet = gmac_tx_packet;
954 dma->check_tx_done = gmac_check_tx_done;
956 dma->check_rx_done = gmac_check_rx_done;
958 dma->enable_dma = gmac_enable_dma;
959 dma->disable_dma = gmac_disable_dma;
961 eth->miiphy_read = gmac_miiphy_read;
962 eth->miiphy_write = gmac_miiphy_write;
964 eth->mac_init = gmac_mac_init;
965 eth->disable_mac = gmac_disable;
966 eth->enable_mac = gmac_enable;
967 eth->set_mac_addr = gmac_set_mac_addr;
968 eth->set_mac_speed = gmac_set_speed;