2 * (C) Copyright 2000, 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * Torsten Stevens, FHG IMS, stevens@ims.fhg.de
6 * Bruno Achauer, Exet AG, bruno@exet-ag.de.
8 * See file CREDITS for list of people who contributed to this
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * board/config.h - configuration options, board specific
29 * [derived from config_TQM850L.h]
36 * High Level Configuration Options
40 #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
41 #define CONFIG_LANTEC 2 /* ...on a Lantec rev.2 board */
44 * Port assignments (CONFIG_LANTEC == 1):
46 * - SMC2: J6 (Feature connector)
50 * Port assignments (CONFIG_LANTEC == 2): TBD
54 #undef CONFIG_8xx_CONS_SMC2 /* Console is on SMC2 */
55 #define CONFIG_8xx_CONS_SCC3
56 #undef CONFIG_8xx_CONS_NONE
57 #define CONFIG_BAUDRATE 38400 /* console baudrate = 38.4kbps */
59 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
61 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
64 #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
66 #undef CONFIG_BOOTARGS
67 #define CONFIG_BOOTCOMMAND \
68 "setenv bootargs root=/dev/ram panic=5;bootm 40040000 400A0000"
70 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
71 #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
73 #undef CONFIG_WATCHDOG /* watchdog disabled */
75 #define CONFIG_STATUS_LED 1 /* Status LED enabled */
77 #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
81 * Command line configuration.
83 #include <config_cmd_all.h>
85 #undef CONFIG_CMD_BEDBUG
88 #undef CONFIG_CMD_DISPLAY
91 #undef CONFIG_CMD_EEPROM
93 #undef CONFIG_CMD_EXT2
95 #undef CONFIG_CMD_FDOS
96 #undef CONFIG_CMD_HWFLOW
100 #undef CONFIG_CMD_JFFS2
101 #undef CONFIG_CMD_KGDB
102 #undef CONFIG_CMD_MII
103 #undef CONFIG_CMD_MMC
104 #undef CONFIG_CMD_NAND
105 #undef CONFIG_CMD_PCI
106 #undef CONFIG_CMD_PCMCIA
107 #undef CONFIG_CMD_REISER
108 #undef CONFIG_CMD_SCSI
109 #undef CONFIG_CMD_SPI
110 #undef CONFIG_CMD_UNIVERSE
111 #undef CONFIG_CMD_USB
112 #undef CONFIG_CMD_VFD
113 #undef CONFIG_CMD_XIMG
115 #if !(CONFIG_LANTEC >= 2)
116 #undef CONFIG_CMD_DATE
117 #undef CONFIG_CMD_NET
121 #if CONFIG_LANTEC >= 2
122 #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
126 * Miscellaneous configurable options
128 #define CFG_LONGHELP /* undef to save memory */
129 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
130 #if defined(CONFIG_CMD_KGDB)
131 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
133 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
135 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
136 #define CFG_MAXARGS 16 /* max number of command args */
137 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
139 #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
140 #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
142 #define CFG_LOAD_ADDR 0x100000 /* default load address */
144 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
146 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
149 * Low Level Configuration Settings
150 * (address mappings, register initial values, etc.)
151 * You should know what you are doing if you make changes here.
153 /*-----------------------------------------------------------------------
154 * Internal Memory Mapped Register
156 #define CFG_IMMR 0xFFF00000
158 /*-----------------------------------------------------------------------
159 * Definitions for initial stack pointer and data area (in DPRAM)
161 #define CFG_INIT_RAM_ADDR CFG_IMMR
162 #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
163 #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
164 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
165 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
167 /*-----------------------------------------------------------------------
168 * Start addresses for the final memory configuration
169 * (Set up by the startup code)
170 * Please note that CFG_SDRAM_BASE _must_ start at 0
172 #define CFG_SDRAM_BASE 0x00000000
173 #define CFG_FLASH_BASE 0x40000000
174 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
175 #define CFG_MONITOR_BASE CFG_FLASH_BASE
176 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
179 * For booting Linux, the board info and command line data
180 * have to be in the first 8 MB of memory, since this is
181 * the maximum mapped by the Linux kernel during initialization.
183 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
185 /*-----------------------------------------------------------------------
188 #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
189 #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
191 #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
192 #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
194 #define CFG_ENV_IS_IN_FLASH 1
195 #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
196 #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
198 /*-----------------------------------------------------------------------
199 * Cache Configuration
201 #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
202 #if defined(CONFIG_CMD_KGDB)
203 #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
206 /*-----------------------------------------------------------------------
207 * SYPCR - System Protection Control 11-9
208 * SYPCR can only be written once after reset!
209 *-----------------------------------------------------------------------
210 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
212 #if defined(CONFIG_WATCHDOG)
213 #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
214 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
216 #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
219 /*-----------------------------------------------------------------------
220 * SIUMCR - SIU Module Configuration 11-6
221 *-----------------------------------------------------------------------
222 * PCMCIA config., multi-function pin tri-state
224 #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_DLK)
226 /*-----------------------------------------------------------------------
227 * Clock Setting - Has the Lantec board a 32kHz clock ??? [XXX]
228 *-----------------------------------------------------------------------
230 #define CONFIG_8xx_GCLK_FREQ 33000000
232 /*-----------------------------------------------------------------------
233 * TBSCR - Time Base Status and Control 11-26
234 *-----------------------------------------------------------------------
235 * Clear Reference Interrupt Status, Timebase freezing enabled
237 #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
239 /*-----------------------------------------------------------------------
240 * RTCSC - Real-Time Clock Status and Control Register 11-27
241 *-----------------------------------------------------------------------
243 #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
245 /*-----------------------------------------------------------------------
246 * PISCR - Periodic Interrupt Status and Control 11-31
247 *-----------------------------------------------------------------------
248 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
250 #define CFG_PISCR (PISCR_PS | PISCR_PITF)
252 /*-----------------------------------------------------------------------
253 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
254 *-----------------------------------------------------------------------
255 * Reset PLL lock status sticky bit, timer expired status bit and timer
256 * interrupt status bit
258 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
260 /* up to 50 MHz we use a 1:1 clock */
261 #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
263 /*-----------------------------------------------------------------------
264 * SCCR - System Clock and reset Control Register 15-27
265 *-----------------------------------------------------------------------
266 * Set clock output, timebase and RTC source and divider,
267 * power management and some other internal clocks
269 #define SCCR_MASK SCCR_EBDF11
270 /* up to 50 MHz we use a 1:1 clock */
271 #define CFG_SCCR (SCCR_TBS | \
272 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
273 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
276 /*-----------------------------------------------------------------------
278 *-----------------------------------------------------------------------
284 * Init Memory Controller:
286 * BR0/5 and OR0/5 (FLASH)
289 #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
290 #define FLASH_BASE5_PRELIM 0x60000000 /* FLASH bank #1 */
292 /* used to re-map FLASH both when starting from SRAM or FLASH:
293 * restrict access enough to keep SRAM working (if any)
294 * but not too much to meddle with FLASH accesses
296 #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
297 #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
300 #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | \
301 OR_SCY_5_CLK | OR_TRLX)
303 #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
304 #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
305 #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
307 #define CFG_OR5_REMAP CFG_OR0_REMAP
308 #define CFG_OR5_PRELIM CFG_OR0_PRELIM
309 #define CFG_BR5_PRELIM ((FLASH_BASE5_PRELIM & BR_BA_MSK) | BR_V )
312 * BR2/3 and OR2/3 (SDRAM)
315 #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank #0 */
316 #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
318 /* SDRAM timing: Multiplexed addresses */
319 #define CFG_OR_TIMING_SDRAM (OR_CSNT_SAM)
321 #define CFG_OR3_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
322 #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
325 * Memory Periodic Timer Prescaler
328 /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
329 #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
330 #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
332 /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
333 #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
334 #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
337 * MAMR settings for SDRAM
339 /* periodic timer for refresh */
340 #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
343 #define CFG_MAMR_8COL \
344 ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
345 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
346 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
349 * Internal Definitions
353 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
354 #define BOOTFLAG_WARM 0x02 /* Software reboot */
360 /* No command line, one static partition, whole device */
361 #undef CONFIG_JFFS2_CMDLINE
362 #define CONFIG_JFFS2_DEV "nor0"
363 #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
364 #define CONFIG_JFFS2_PART_OFFSET 0x00000000
366 /* mtdparts command line support */
368 #define CONFIG_JFFS2_CMDLINE
369 #define MTDIDS_DEFAULT ""
370 #define MTDPARTS_DEFAULT ""
373 #endif /* __CONFIG_H */