2 * Copyright 2014 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
10 #define CONFIG_LS102XA
12 #define CONFIG_ARMV7_PSCI_1_0
14 #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
16 #define CONFIG_SYS_FSL_CLK
18 #define CONFIG_DISPLAY_CPUINFO
19 #define CONFIG_DISPLAY_BOARDINFO
21 #define CONFIG_SKIP_LOWLEVEL_INIT
22 #define CONFIG_BOARD_EARLY_INIT_F
24 #define CONFIG_DEEP_SLEEP
25 #if defined(CONFIG_DEEP_SLEEP)
26 #define CONFIG_SILENT_CONSOLE
30 * Size of malloc() pool
32 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
34 #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
35 #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
38 * Generic Timer Definitions
40 #define GENERIC_TIMER_CLK 12500000
43 unsigned long get_board_sys_clk(void);
44 unsigned long get_board_ddr_clk(void);
47 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
48 #define CONFIG_SYS_CLK_FREQ 100000000
49 #define CONFIG_DDR_CLK_FREQ 100000000
50 #define CONFIG_QIXIS_I2C_ACCESS
52 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
53 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
56 #ifdef CONFIG_RAMBOOT_PBL
57 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg
61 #ifdef CONFIG_SD_BOOT_QSPI
62 #define CONFIG_SYS_FSL_PBL_RCW \
63 board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg
65 #define CONFIG_SYS_FSL_PBL_RCW \
66 board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg
68 #define CONFIG_SPL_FRAMEWORK
69 #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
70 #define CONFIG_SPL_LIBCOMMON_SUPPORT
71 #define CONFIG_SPL_LIBGENERIC_SUPPORT
72 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
73 #define CONFIG_SPL_WATCHDOG_SUPPORT
74 #define CONFIG_SPL_SERIAL_SUPPORT
75 #define CONFIG_SPL_MMC_SUPPORT
76 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8
77 #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x600
79 #define CONFIG_SPL_TEXT_BASE 0x10000000
80 #define CONFIG_SPL_MAX_SIZE 0x1a000
81 #define CONFIG_SPL_STACK 0x1001d000
82 #define CONFIG_SPL_PAD_TO 0x1c000
83 #define CONFIG_SYS_TEXT_BASE 0x82000000
85 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
86 CONFIG_SYS_MONITOR_LEN)
87 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
88 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
89 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
90 #define CONFIG_SYS_MONITOR_LEN 0xc0000
93 #ifdef CONFIG_QSPI_BOOT
94 #define CONFIG_SYS_TEXT_BASE 0x40010000
97 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
98 #define CONFIG_SYS_NO_FLASH
101 #ifdef CONFIG_NAND_BOOT
102 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
103 #define CONFIG_SPL_FRAMEWORK
104 #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
105 #define CONFIG_SPL_LIBCOMMON_SUPPORT
106 #define CONFIG_SPL_LIBGENERIC_SUPPORT
107 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
108 #define CONFIG_SPL_WATCHDOG_SUPPORT
109 #define CONFIG_SPL_SERIAL_SUPPORT
110 #define CONFIG_SPL_NAND_SUPPORT
112 #define CONFIG_SPL_TEXT_BASE 0x10000000
113 #define CONFIG_SPL_MAX_SIZE 0x1a000
114 #define CONFIG_SPL_STACK 0x1001d000
115 #define CONFIG_SPL_PAD_TO 0x1c000
116 #define CONFIG_SYS_TEXT_BASE 0x82000000
118 #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
119 #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
120 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
121 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
122 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
124 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
125 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
126 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
127 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
128 #define CONFIG_SYS_MONITOR_LEN 0x80000
131 #ifndef CONFIG_SYS_TEXT_BASE
132 #define CONFIG_SYS_TEXT_BASE 0x60100000
135 #define CONFIG_NR_DRAM_BANKS 1
137 #define CONFIG_DDR_SPD
138 #define SPD_EEPROM_ADDRESS 0x51
139 #define CONFIG_SYS_SPD_BUS_NUM 0
141 #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
142 #ifndef CONFIG_SYS_FSL_DDR4
143 #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
144 #define CONFIG_SYS_DDR_RAW_TIMING
146 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
147 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
149 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
150 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
152 #define CONFIG_DDR_ECC
153 #ifdef CONFIG_DDR_ECC
154 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
155 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
158 #define CONFIG_SYS_HAS_SERDES
160 #define CONFIG_FSL_CAAM /* Enable CAAM */
162 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
163 !defined(CONFIG_QSPI_BOOT)
170 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
171 #define CONFIG_FSL_IFC
172 #define CONFIG_SYS_FLASH_BASE 0x60000000
173 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
175 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
176 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
177 CSPR_PORT_SIZE_16 | \
180 #define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
181 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
183 CSPR_PORT_SIZE_16 | \
186 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
188 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
190 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
191 FTIM0_NOR_TEADC(0x5) | \
192 FTIM0_NOR_TEAHC(0x5))
193 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
194 FTIM1_NOR_TRAD_NOR(0x1a) | \
195 FTIM1_NOR_TSEQRAD_NOR(0x13))
196 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
197 FTIM2_NOR_TCH(0x4) | \
198 FTIM2_NOR_TWPH(0xe) | \
200 #define CONFIG_SYS_NOR_FTIM3 0
202 #define CONFIG_FLASH_CFI_DRIVER
203 #define CONFIG_SYS_FLASH_CFI
204 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
205 #define CONFIG_SYS_FLASH_QUIET_TEST
206 #define CONFIG_FLASH_SHOW_PROGRESS 45
207 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
208 #define CONFIG_SYS_WRITE_SWAPPED_DATA
210 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
211 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
212 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
213 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
215 #define CONFIG_SYS_FLASH_EMPTY_INFO
216 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
217 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
220 * NAND Flash Definitions
222 #define CONFIG_NAND_FSL_IFC
224 #define CONFIG_SYS_NAND_BASE 0x7e800000
225 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
227 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
229 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
233 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
234 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
235 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
236 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
237 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
238 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
239 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
240 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
242 #define CONFIG_SYS_NAND_ONFI_DETECTION
244 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
245 FTIM0_NAND_TWP(0x18) | \
246 FTIM0_NAND_TWCHT(0x7) | \
248 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
249 FTIM1_NAND_TWBE(0x39) | \
250 FTIM1_NAND_TRR(0xe) | \
251 FTIM1_NAND_TRP(0x18))
252 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
253 FTIM2_NAND_TREH(0xa) | \
254 FTIM2_NAND_TWHRE(0x1e))
255 #define CONFIG_SYS_NAND_FTIM3 0x0
257 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
258 #define CONFIG_SYS_MAX_NAND_DEVICE 1
259 #define CONFIG_CMD_NAND
261 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
267 #define CONFIG_FSL_QIXIS
269 #ifdef CONFIG_FSL_QIXIS
270 #define QIXIS_BASE 0x7fb00000
271 #define QIXIS_BASE_PHYS QIXIS_BASE
272 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
273 #define QIXIS_LBMAP_SWITCH 6
274 #define QIXIS_LBMAP_MASK 0x0f
275 #define QIXIS_LBMAP_SHIFT 0
276 #define QIXIS_LBMAP_DFLTBANK 0x00
277 #define QIXIS_LBMAP_ALTBANK 0x04
278 #define QIXIS_PWR_CTL 0x21
279 #define QIXIS_PWR_CTL_POWEROFF 0x80
280 #define QIXIS_RST_CTL_RESET 0x44
281 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
282 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
283 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
285 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
286 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
290 #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
291 #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
292 CSOR_NOR_NOR_MODE_AVD_NOR | \
296 * QIXIS Timing parameters for IFC GPCM
298 #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
299 FTIM0_GPCM_TEADC(0xe) | \
300 FTIM0_GPCM_TEAHC(0xe))
301 #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
302 FTIM1_GPCM_TRAD(0x1f))
303 #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
304 FTIM2_GPCM_TCH(0xe) | \
305 FTIM2_GPCM_TWP(0xf0))
306 #define CONFIG_SYS_FPGA_FTIM3 0x0
309 #if defined(CONFIG_NAND_BOOT)
310 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
311 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
312 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
313 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
314 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
315 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
316 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
317 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
318 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
319 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
320 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
321 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
322 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
323 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
324 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
325 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
326 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
327 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
328 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
329 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
330 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
331 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
332 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
333 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
334 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
335 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
336 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
337 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
338 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
339 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
340 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
341 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
343 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
344 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
345 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
346 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
347 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
348 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
349 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
350 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
351 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
352 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
353 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
354 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
355 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
356 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
357 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
358 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
359 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
360 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
361 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
362 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
363 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
364 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
365 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
366 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
367 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
368 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
369 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
370 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
371 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
372 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
373 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
374 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
381 #define CONFIG_LPUART_32B_REG
383 #define CONFIG_CONS_INDEX 1
384 #define CONFIG_SYS_NS16550_SERIAL
385 #ifndef CONFIG_DM_SERIAL
386 #define CONFIG_SYS_NS16550_REG_SIZE 1
388 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
391 #define CONFIG_BAUDRATE 115200
396 #define CONFIG_SYS_I2C
397 #define CONFIG_SYS_I2C_MXC
398 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
399 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
400 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
403 * I2C bus multiplexer
405 #define I2C_MUX_PCA_ADDR_PRI 0x77
406 #define I2C_MUX_CH_DEFAULT 0x8
407 #define I2C_MUX_CH_CH7301 0xC
413 #define CONFIG_FSL_ESDHC
414 #define CONFIG_GENERIC_MMC
416 #define CONFIG_DOS_PARTITION
419 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
421 #define QSPI0_AMBA_BASE 0x40000000
422 #define FSL_QSPI_FLASH_SIZE (1 << 24)
423 #define FSL_QSPI_FLASH_NUM 2
428 #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
429 #define CONFIG_DM_SPI_FLASH
430 #define CONFIG_SPI_FLASH_DATAFLASH
437 /* EHCI Support - disbaled by default */
438 /*#define CONFIG_HAS_FSL_DR_USB*/
440 #ifdef CONFIG_HAS_FSL_DR_USB
441 #define CONFIG_USB_EHCI
442 #define CONFIG_USB_EHCI_FSL
443 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
446 /*XHCI Support - enabled by default*/
447 #define CONFIG_HAS_FSL_XHCI_USB
449 #ifdef CONFIG_HAS_FSL_XHCI_USB
450 #define CONFIG_USB_XHCI_FSL
451 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
452 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
458 #define CONFIG_FSL_DCU_FB
460 #ifdef CONFIG_FSL_DCU_FB
462 #define CONFIG_CMD_BMP
463 #define CONFIG_CFB_CONSOLE
464 #define CONFIG_VGA_AS_SINGLE_DEVICE
465 #define CONFIG_VIDEO_LOGO
466 #define CONFIG_VIDEO_BMP_LOGO
467 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
469 #define CONFIG_FSL_DIU_CH7301
470 #define CONFIG_SYS_I2C_DVI_BUS_NUM 0
471 #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
472 #define CONFIG_SYS_I2C_DVI_ADDR 0x75
478 #define CONFIG_TSEC_ENET
480 #ifdef CONFIG_TSEC_ENET
482 #define CONFIG_MII_DEFAULT_TSEC 3
483 #define CONFIG_TSEC1 1
484 #define CONFIG_TSEC1_NAME "eTSEC1"
485 #define CONFIG_TSEC2 1
486 #define CONFIG_TSEC2_NAME "eTSEC2"
487 #define CONFIG_TSEC3 1
488 #define CONFIG_TSEC3_NAME "eTSEC3"
490 #define TSEC1_PHY_ADDR 1
491 #define TSEC2_PHY_ADDR 2
492 #define TSEC3_PHY_ADDR 3
494 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
495 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
496 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
498 #define TSEC1_PHYIDX 0
499 #define TSEC2_PHYIDX 0
500 #define TSEC3_PHYIDX 0
502 #define CONFIG_ETHPRIME "eTSEC1"
504 #define CONFIG_PHY_GIGE
505 #define CONFIG_PHYLIB
506 #define CONFIG_PHY_REALTEK
508 #define CONFIG_HAS_ETH0
509 #define CONFIG_HAS_ETH1
510 #define CONFIG_HAS_ETH2
512 #define CONFIG_FSL_SGMII_RISER 1
513 #define SGMII_RISER_PHY_OFFSET 0x1b
515 #ifdef CONFIG_FSL_SGMII_RISER
516 #define CONFIG_SYS_TBIPA_VALUE 8
522 #define CONFIG_PCI /* Enable PCI/PCIE */
523 #define CONFIG_PCIE1 /* PCIE controller 1 */
524 #define CONFIG_PCIE2 /* PCIE controller 2 */
525 #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
526 #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
528 #define CONFIG_SYS_PCI_64BIT
530 #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
531 #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
532 #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
533 #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
535 #define CONFIG_SYS_PCIE_IO_BUS 0x00000000
536 #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
537 #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
539 #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000
540 #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000
541 #define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */
544 #define CONFIG_PCI_PNP
545 #define CONFIG_PCI_SCAN_SHOW
546 #define CONFIG_CMD_PCI
549 #define CONFIG_CMDLINE_TAG
550 #define CONFIG_CMDLINE_EDITING
552 #define CONFIG_ARMV7_NONSEC
553 #define CONFIG_ARMV7_VIRT
554 #define CONFIG_PEN_ADDR_BIG_ENDIAN
555 #define CONFIG_LAYERSCAPE_NS_ACCESS
556 #define CONFIG_SMP_PEN_ADDR 0x01ee0200
557 #define CONFIG_TIMER_CLK_FREQ 12500000
559 #define CONFIG_HWCONFIG
560 #define HWCONFIG_BUFFER_SIZE 256
562 #define CONFIG_FSL_DEVICE_DISABLE
565 #define CONFIG_SYS_QE_FW_ADDR 0x600c0000
568 #define CONFIG_EXTRA_ENV_SETTINGS \
569 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
570 "fdt_high=0xffffffff\0" \
571 "initrd_high=0xffffffff\0" \
572 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
574 #define CONFIG_EXTRA_ENV_SETTINGS \
575 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
576 "fdt_high=0xffffffff\0" \
577 "initrd_high=0xffffffff\0" \
578 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
582 * Miscellaneous configurable options
584 #define CONFIG_SYS_LONGHELP /* undef to save memory */
585 #define CONFIG_AUTO_COMPLETE
586 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
587 #define CONFIG_SYS_PBSIZE \
588 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
589 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
590 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
592 #define CONFIG_SYS_MEMTEST_START 0x80000000
593 #define CONFIG_SYS_MEMTEST_END 0x9fffffff
595 #define CONFIG_SYS_LOAD_ADDR 0x82000000
597 #define CONFIG_LS102XA_STREAM_ID
601 * The stack sizes are set up in start.S using the settings below
603 #define CONFIG_STACKSIZE (30 * 1024)
605 #define CONFIG_SYS_INIT_SP_OFFSET \
606 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
607 #define CONFIG_SYS_INIT_SP_ADDR \
608 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
610 #ifdef CONFIG_SPL_BUILD
611 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
613 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
619 #define CONFIG_ENV_OVERWRITE
621 #if defined(CONFIG_SD_BOOT)
622 #define CONFIG_ENV_OFFSET 0x100000
623 #define CONFIG_ENV_IS_IN_MMC
624 #define CONFIG_SYS_MMC_ENV_DEV 0
625 #define CONFIG_ENV_SIZE 0x2000
626 #elif defined(CONFIG_QSPI_BOOT)
627 #define CONFIG_ENV_IS_IN_SPI_FLASH
628 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
629 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
630 #define CONFIG_ENV_SECT_SIZE 0x10000
631 #elif defined(CONFIG_NAND_BOOT)
632 #define CONFIG_ENV_IS_IN_NAND
633 #define CONFIG_ENV_SIZE 0x2000
634 #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
636 #define CONFIG_ENV_IS_IN_FLASH
637 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
638 #define CONFIG_ENV_SIZE 0x2000
639 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
642 #define CONFIG_MISC_INIT_R
644 /* Hash command with SHA acceleration supported in hardware */
645 #ifdef CONFIG_FSL_CAAM
646 #define CONFIG_CMD_HASH
647 #define CONFIG_SHA_HW_ACCEL
650 #include <asm/fsl_secure_boot.h>
651 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */