2 * Copyright (C) 2015 Freescale Semiconductor
4 * SPDX-License-Identifier: GPL-2.0+
7 #ifndef __LS1043A_COMMON_H
8 #define __LS1043A_COMMON_H
10 #define CONFIG_REMAKE_ELF
11 #define CONFIG_FSL_LAYERSCAPE
12 #define CONFIG_FSL_LSCH2
13 #define CONFIG_LS1043A
15 #define CONFIG_SYS_FSL_CLK
18 #include <asm/arch/config.h>
19 #ifdef CONFIG_SYS_FSL_SRDS_1
20 #define CONFIG_SYS_HAS_SERDES
23 /* Link Definitions */
24 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
26 #define CONFIG_SUPPORT_RAW_INITRD
28 #define CONFIG_SKIP_LOWLEVEL_INIT
29 #define CONFIG_BOARD_EARLY_INIT_F 1
31 #ifndef CONFIG_SYS_FSL_DDR4
32 #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
35 #define CONFIG_VERY_BIG_RAM
36 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
37 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
38 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
39 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
41 #define CPU_RELEASE_ADDR secondary_boot_func
43 /* Generic Timer Definitions */
44 #define COUNTER_FREQUENCY 25000000 /* 25MHz */
46 /* Size of malloc() pool */
47 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
50 #define CONFIG_CONS_INDEX 1
51 #define CONFIG_SYS_NS16550_SERIAL
52 #define CONFIG_SYS_NS16550_REG_SIZE 1
53 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
55 #define CONFIG_BAUDRATE 115200
56 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
60 #define CONFIG_SPL_FRAMEWORK
61 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
62 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
63 #define CONFIG_SPL_LIBGENERIC_SUPPORT
64 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
65 #define CONFIG_SPL_WATCHDOG_SUPPORT
66 #define CONFIG_SPL_SERIAL_SUPPORT
67 #define CONFIG_SPL_MMC_SUPPORT
68 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xf0
69 #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x500
71 #define CONFIG_SPL_TEXT_BASE 0x10000000
72 #define CONFIG_SPL_MAX_SIZE 0x1d000
73 #define CONFIG_SPL_STACK 0x1001e000
74 #define CONFIG_SPL_PAD_TO 0x1d000
76 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
77 CONFIG_SYS_MONITOR_LEN)
78 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
79 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
80 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
81 #define CONFIG_SYS_MONITOR_LEN 0xa0000
85 #ifdef CONFIG_NAND_BOOT
86 #define CONFIG_SPL_PBL_PAD
87 #define CONFIG_SPL_FRAMEWORK
88 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
89 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
90 #define CONFIG_SPL_LIBGENERIC_SUPPORT
91 #define CONFIG_SPL_WATCHDOG_SUPPORT
92 #define CONFIG_SPL_SERIAL_SUPPORT
93 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
94 #define CONFIG_SPL_NAND_SUPPORT
95 #define CONFIG_SPL_TEXT_BASE 0x10000000
96 #define CONFIG_SPL_MAX_SIZE 0x1a000
97 #define CONFIG_SPL_STACK 0x1001d000
98 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
99 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
100 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
101 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
102 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
103 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
104 #define CONFIG_SYS_MONITOR_LEN 0xa0000
108 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
109 #define CONFIG_FSL_IFC
111 * CONFIG_SYS_FLASH_BASE has the final address (core view)
112 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
113 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
114 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
116 #define CONFIG_SYS_FLASH_BASE 0x60000000
117 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
118 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
120 #ifndef CONFIG_SYS_NO_FLASH
121 #define CONFIG_FLASH_CFI_DRIVER
122 #define CONFIG_SYS_FLASH_CFI
123 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
124 #define CONFIG_SYS_FLASH_QUIET_TEST
125 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
130 #define CONFIG_SYS_I2C
131 #define CONFIG_SYS_I2C_MXC
132 #define CONFIG_SYS_I2C_MXC_I2C1
133 #define CONFIG_SYS_I2C_MXC_I2C2
134 #define CONFIG_SYS_I2C_MXC_I2C3
135 #define CONFIG_SYS_I2C_MXC_I2C4
138 #define CONFIG_PCI /* Enable PCI/PCIE */
139 #define CONFIG_PCIE1 /* PCIE controller 1 */
140 #define CONFIG_PCIE2 /* PCIE controller 2 */
141 #define CONFIG_PCIE3 /* PCIE controller 3 */
142 #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
143 #define FSL_PCIE_COMPAT "fsl,ls1043a-pcie"
145 #define CONFIG_SYS_PCI_64BIT
147 #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
148 #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
149 #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
150 #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
152 #define CONFIG_SYS_PCIE_IO_BUS 0x00000000
153 #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
154 #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
156 #define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
157 #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
158 #define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
161 #define CONFIG_NET_MULTI
162 #define CONFIG_PCI_PNP
164 #define CONFIG_PCI_SCAN_SHOW
165 #define CONFIG_CMD_PCI
168 /* Command line configuration */
169 #define CONFIG_CMD_ENV
171 #define CONFIG_CMD_PXE
176 #define CONFIG_FSL_ESDHC
177 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
178 #define CONFIG_GENERIC_MMC
179 #define CONFIG_DOS_PARTITION
183 #define CONFIG_FSL_DSPI
184 #ifdef CONFIG_FSL_DSPI
185 #define CONFIG_DM_SPI_FLASH
186 #define CONFIG_SPI_FLASH_STMICRO /* cs0 */
187 #define CONFIG_SPI_FLASH_SST /* cs1 */
188 #define CONFIG_SPI_FLASH_EON /* cs2 */
189 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
190 #define CONFIG_SF_DEFAULT_BUS 1
191 #define CONFIG_SF_DEFAULT_CS 0
195 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
198 #define CONFIG_SYS_DPAA_FMAN
199 #ifdef CONFIG_SYS_DPAA_FMAN
200 #define CONFIG_SYS_FM_MURAM_SIZE 0x60000
202 #ifdef CONFIG_NAND_BOOT
203 /* Store Fman ucode at offeset 0x160000(11 blocks). */
204 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
205 #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
206 #elif defined(CONFIG_SD_BOOT)
208 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
209 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
210 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 2080(0x820).
212 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
213 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
214 #elif defined(CONFIG_QSPI_BOOT)
215 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
216 #define CONFIG_SYS_FMAN_FW_ADDR 0x400d0000
217 #define CONFIG_ENV_SPI_BUS 0
218 #define CONFIG_ENV_SPI_CS 0
219 #define CONFIG_ENV_SPI_MAX_HZ 1000000
220 #define CONFIG_ENV_SPI_MODE 0x03
222 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
223 /* FMan fireware Pre-load address */
224 #define CONFIG_SYS_FMAN_FW_ADDR 0x60300000
226 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
227 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
230 /* Miscellaneous configurable options */
231 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
232 #define CONFIG_ARCH_EARLY_INIT_R
233 #define CONFIG_BOARD_LATE_INIT
235 #define CONFIG_HWCONFIG
236 #define HWCONFIG_BUFFER_SIZE 128
238 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
239 #define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \
240 "5m(kernel),1m(dtb),9m(file_system)"
242 #define MTDPARTS_DEFAULT "mtdparts=60000000.nor:1m(nor_bank0_rcw)," \
243 "1m(nor_bank0_uboot),1m(nor_bank0_uboot_env)," \
244 "1m(nor_bank0_fman_uconde),40m(nor_bank0_fit)," \
245 "1m(nor_bank4_rcw),1m(nor_bank4_uboot)," \
246 "1m(nor_bank4_uboot_env),1m(nor_bank4_fman_ucode)," \
247 "40m(nor_bank4_fit);7e800000.flash:" \
248 "1m(nand_uboot),1m(nand_uboot_env)," \
249 "20m(nand_fit);spi0.0:1m(uboot)," \
250 "5m(kernel),1m(dtb),9m(file_system)"
253 /* Initial environment variables */
254 #define CONFIG_EXTRA_ENV_SETTINGS \
255 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
256 "loadaddr=0x80100000\0" \
257 "fdt_high=0xffffffffffffffff\0" \
258 "initrd_high=0xffffffffffffffff\0" \
259 "kernel_start=0x61100000\0" \
260 "kernel_load=0xa0000000\0" \
261 "kernel_size=0x2800000\0" \
262 "console=ttyS0,115200\0" \
263 "mtdparts=" MTDPARTS_DEFAULT "\0"
265 #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
266 "earlycon=uart8250,mmio,0x21c0500 " \
269 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
270 #define CONFIG_BOOTCOMMAND "sf probe && sf read $kernel_load " \
271 "e0000 f00000 && bootm $kernel_load"
273 #define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
274 "$kernel_size && bootm $kernel_load"
277 /* Monitor Command Prompt */
278 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
279 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
280 sizeof(CONFIG_SYS_PROMPT) + 16)
281 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
282 #define CONFIG_SYS_LONGHELP
283 #define CONFIG_CMDLINE_EDITING 1
284 #define CONFIG_AUTO_COMPLETE
285 #define CONFIG_SYS_MAXARGS 64 /* max command args */
287 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
289 /* Hash command with SHA acceleration supported in hardware */
290 #ifdef CONFIG_FSL_CAAM
291 #define CONFIG_CMD_HASH
292 #define CONFIG_SHA_HW_ACCEL
295 #endif /* __LS1043A_COMMON_H */