2 * Copyright (C) 2012 Freescale Semiconductor, Inc.
4 * Configuration settings for the Freescale i.MX6Q SabreAuto board.
6 * SPDX-License-Identifier: GPL-2.0+
9 #ifndef __MX6SABREAUTO_CONFIG_H
10 #define __MX6SABREAUTO_CONFIG_H
16 #define CONFIG_MACH_TYPE 3529
17 #define CONFIG_MXC_UART_BASE UART4_BASE
18 #define CONSOLE_DEV "ttymxc3"
21 #define CONFIG_USB_HOST_ETHER
22 #define CONFIG_USB_ETHER_ASIX
23 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
24 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */
25 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
26 #define CONFIG_MXC_USB_FLAGS 0
28 #define CONFIG_PCA953X
29 #define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x30, 8}, {0x32, 8}, {0x34, 8} }
31 #include "mx6sabre_common.h"
33 #ifdef CONFIG_MTD_NOR_FLASH
34 #define CONFIG_SYS_FLASH_BASE WEIM_ARB_BASE_ADDR
35 #define CONFIG_SYS_FLASH_SECT_SIZE (128 * 1024)
36 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
37 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
38 #define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
39 #define CONFIG_FLASH_CFI_DRIVER /* Use drivers/cfi_flash.c */
40 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* Use buffered writes*/
41 #define CONFIG_SYS_FLASH_EMPTY_INFO
42 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
45 #define CONFIG_SYS_FSL_USDHC_NUM 2
46 #if defined(CONFIG_ENV_IS_IN_MMC)
47 #define CONFIG_SYS_MMC_ENV_DEV 0
51 #define CONFIG_SYS_I2C
52 #define CONFIG_SYS_I2C_MXC
53 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
54 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
55 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
56 #define CONFIG_SYS_I2C_SPEED 100000
58 /* NAND flash command */
59 #define CONFIG_CMD_NAND
60 #define CONFIG_CMD_NAND_TRIMFFS
63 #define CONFIG_NAND_MXS
64 #define CONFIG_SYS_MAX_NAND_DEVICE 1
65 #define CONFIG_SYS_NAND_BASE 0x40000000
66 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
67 #define CONFIG_SYS_NAND_ONFI_DETECTION
69 /* DMA stuff, needed for GPMI/MXS NAND support */
70 #define CONFIG_APBH_DMA
71 #define CONFIG_APBH_DMA_BURST
72 #define CONFIG_APBH_DMA_BURST8
76 #define CONFIG_POWER_I2C
77 #define CONFIG_POWER_PFUZE100
78 #define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08
80 #endif /* __MX6SABREAUTO_CONFIG_H */