2 * Copyright (C) 2010-2013 Freescale Semiconductor, Inc.
3 * Copyright (C) 2014 Bachmann electronic GmbH
5 * SPDX-License-Identifier: GPL-2.0+
11 #include "mx6_common.h"
13 /* Size of malloc() pool */
14 #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
16 #define CONFIG_BOARD_EARLY_INIT_F
17 #define CONFIG_MISC_INIT_R
20 #define CONFIG_CMD_FUSE
21 #define CONFIG_MXC_OCOTP
24 #define CONFIG_MXC_UART
25 #define CONFIG_MXC_UART_BASE UART1_BASE
30 #define CONFIG_SPI_FLASH
31 #define CONFIG_SPI_FLASH_STMICRO
32 #define CONFIG_SPI_FLASH_WINBOND
33 #define CONFIG_SPI_FLASH_MACRONIX
34 #define CONFIG_SPI_FLASH_SST
35 #define CONFIG_MXC_SPI
36 #define CONFIG_SF_DEFAULT_BUS 2
37 #define CONFIG_SF_DEFAULT_CS 0
38 #define CONFIG_SF_DEFAULT_SPEED 25000000
39 #define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0)
42 #define CONFIG_PCA953X
43 #define CONFIG_SYS_I2C_PCA953X_ADDR 0x20
44 #define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x20, 16} }
45 #define CONFIG_CMD_PCA953X
46 #define CONFIG_CMD_PCA953X_INFO
49 #define CONFIG_CMD_I2C
50 #define CONFIG_SYS_I2C
51 #define CONFIG_SYS_I2C_MXC
52 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
53 #define CONFIG_SYS_I2C_SPEED 100000
56 #define CONFIG_CMD_IMXOTP
57 #define CONFIG_IMX_OTP
58 #define IMX_OTP_BASE OCOTP_BASE_ADDR
59 #define IMX_OTP_ADDR_MAX 0x7F
60 #define IMX_OTP_DATA_ERROR_VAL 0xBADABADA
61 #define IMX_OTPWRITE_ENABLED
64 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
65 #define CONFIG_SYS_FSL_USDHC_NUM 2
68 #define CONFIG_CMD_USB
69 #define CONFIG_USB_STORAGE
70 #define CONFIG_USB_EHCI
71 #define CONFIG_USB_EHCI_MX6
72 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
73 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
76 #define CONFIG_CMD_SATA
82 #ifdef CONFIG_CMD_SATA
83 #define CONFIG_DWC_AHSATA
84 #define CONFIG_SYS_SATA_MAX_DEVICE 1
85 #define CONFIG_DWC_AHSATA_PORT_ID 0
86 #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR
95 #define CONFIG_SPL_SPI_SUPPORT
96 #define CONFIG_SPL_LIBCOMMON_SUPPORT
97 #define CONFIG_SPL_SPI_FLASH_SUPPORT
98 #define CONFIG_SYS_SPI_U_BOOT_OFFS (64 * 1024)
99 #define CONFIG_SPL_SPI_LOAD
102 #define CONFIG_CMD_PING
103 #define CONFIG_CMD_DHCP
104 #define CONFIG_CMD_MII
105 #define CONFIG_CMD_NET
106 #define CONFIG_FEC_MXC
108 #define IMX_FEC_BASE ENET_BASE_ADDR
109 #define CONFIG_FEC_XCV_TYPE MII100
110 #define CONFIG_ETHPRIME "FEC"
111 #define CONFIG_FEC_MXC_PHYADDR 0x5
112 #define CONFIG_PHYLIB
113 #define CONFIG_PHY_SMSC
116 #define CONFIG_CMD_EEPROM
117 #define CONFIG_ENV_EEPROM_IS_ON_I2C
118 #define CONFIG_SYS_I2C_EEPROM_BUS 1
119 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
120 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
121 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
122 #define CONFIG_SYS_I2C_MULTI_EEPROMS
125 /* Miscellaneous commands */
126 #define CONFIG_CMD_BMODE
127 #define CONFIG_CMD_SETEXPR
129 #define CONFIG_PREBOOT ""
131 /* Print Buffer Size */
132 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
134 /* Physical Memory Map */
135 #define CONFIG_NR_DRAM_BANKS 1
136 #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
138 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
139 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
140 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
142 #define CONFIG_SYS_INIT_SP_OFFSET \
143 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
144 #define CONFIG_SYS_INIT_SP_ADDR \
145 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
147 /* Environment organization */
148 #define CONFIG_ENV_IS_IN_SPI_FLASH
149 #define CONFIG_ENV_SIZE (64 * 1024) /* 64 kb */
150 #define CONFIG_ENV_OFFSET (1024 * 1024)
151 /* M25P16 has an erase size of 64 KiB */
152 #define CONFIG_ENV_SECT_SIZE (64 * 1024)
153 #define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS
154 #define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
155 #define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE
156 #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
158 #ifndef CONFIG_SYS_DCACHE_OFF
159 #define CONFIG_CMD_CACHE
162 #define CONFIG_BOOTP_SERVERIP
163 #define CONFIG_BOOTP_BOOTFILE
165 #endif /* __CONFIG_H */