2 * Copyright 2011-2012 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
8 * Corenet DS style board configuration file
13 #define CONFIG_DISPLAY_BOARDINFO
14 #define CONFIG_CMD_REGINFO
16 /* High Level Configuration Options */
18 #define CONFIG_E500 /* BOOKE e500 family */
19 #define CONFIG_E500MC /* BOOKE e500mc family */
20 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
21 #define CONFIG_MP /* support multiple processors */
23 #ifndef CONFIG_SYS_TEXT_BASE
24 #define CONFIG_SYS_TEXT_BASE 0xeff40000
27 #ifndef CONFIG_RESET_VECTOR_ADDRESS
28 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
31 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
32 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
33 #define CONFIG_FSL_IFC /* Enable IFC Support */
34 #define CONFIG_PCI /* Enable PCI/PCIE */
35 #define CONFIG_PCIE1 /* PCIE controler 1 */
36 #define CONFIG_PCIE2 /* PCIE controler 2 */
37 #define CONFIG_PCIE3 /* PCIE controler 3 */
38 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
39 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
41 #define CONFIG_SYS_SRIO
42 #define CONFIG_SRIO1 /* SRIO port 1 */
43 #define CONFIG_SRIO2 /* SRIO port 2 */
45 #define CONFIG_FSL_LAW /* Use common FSL init code */
47 #define CONFIG_ENV_OVERWRITE
50 * These can be toggled for performance analysis, otherwise use default.
52 #define CONFIG_SYS_CACHE_STASHING
53 #define CONFIG_BTB /* toggle branch predition */
55 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
56 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
59 #define CONFIG_ENABLE_36BIT_PHYS
61 #define CONFIG_ADDR_MAP
62 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
64 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
65 #define CONFIG_SYS_MEMTEST_END 0x00400000
66 #define CONFIG_SYS_ALT_MEMTEST
67 #define CONFIG_PANIC_HANG /* do not reset board on panic */
70 * Config the L3 Cache as L3 SRAM
72 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
73 #define CONFIG_SYS_L3_SIZE (512 << 10)
74 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
75 #ifdef CONFIG_RAMBOOT_PBL
76 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
78 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
79 #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
80 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
81 #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
83 #define CONFIG_SYS_DCSRBAR 0xf0000000
84 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
89 #define CONFIG_VERY_BIG_RAM
90 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
91 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
93 /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
94 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
95 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
96 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
98 #define CONFIG_DDR_SPD
99 #define CONFIG_SYS_FSL_DDR3
105 #define CONFIG_SYS_FLASH_BASE 0xe0000000
106 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
109 #ifdef CONFIG_SPL_BUILD
110 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
112 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
115 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
116 #define CONFIG_MISC_INIT_R
118 #define CONFIG_HWCONFIG
120 /* define to use L1 as initial stack */
121 #define CONFIG_L1_INIT_RAM
122 #define CONFIG_SYS_INIT_RAM_LOCK
123 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
124 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
125 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
126 /* The assembler doesn't like typecast */
127 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
128 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
129 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
130 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
132 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
133 GENERATED_GBL_DATA_SIZE)
134 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
136 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
137 #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
139 /* Serial Port - controlled on board with jumper J8
143 #define CONFIG_CONS_INDEX 1
144 #define CONFIG_SYS_NS16550_SERIAL
145 #define CONFIG_SYS_NS16550_REG_SIZE 1
146 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
148 #define CONFIG_SYS_BAUDRATE_TABLE \
149 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
151 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
152 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
153 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
154 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
157 #define CONFIG_SYS_I2C
158 #define CONFIG_SYS_I2C_FSL
159 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
160 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
161 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
162 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
167 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
168 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
169 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
171 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
172 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
173 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
177 * Memory space is mapped 1-1, but I/O space must start from 0.
180 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
181 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
182 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
183 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
184 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
185 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
186 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
187 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
188 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
190 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
191 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
192 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
193 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
194 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
195 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
196 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
197 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
198 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
200 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
201 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
202 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
203 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
204 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
205 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
206 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
207 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
208 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
210 /* controller 4, Base address 203000 */
211 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
212 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
213 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
214 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
215 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
216 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
219 #define CONFIG_PCI_INDIRECT_BRIDGE
220 #define CONFIG_PCI_PNP /* do pci plug-and-play */
222 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
223 #define CONFIG_DOS_PARTITION
224 #endif /* CONFIG_PCI */
227 #ifdef CONFIG_FSL_SATA_V2
228 #define CONFIG_LIBATA
229 #define CONFIG_FSL_SATA
231 #define CONFIG_SYS_SATA_MAX_DEVICE 2
233 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
234 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
236 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
237 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
240 #define CONFIG_CMD_SATA
241 #define CONFIG_DOS_PARTITION
242 #define CONFIG_CMD_EXT2
245 #ifdef CONFIG_FMAN_ENET
246 #define CONFIG_MII /* MII PHY management */
247 #define CONFIG_ETHPRIME "FM1@DTSEC1"
248 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
254 #define CONFIG_LOADS_ECHO /* echo on for serial download */
255 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
258 * Command line configuration.
260 #define CONFIG_CMD_DHCP
261 #define CONFIG_CMD_ERRATA
262 #define CONFIG_CMD_GREPENV
263 #define CONFIG_CMD_IRQ
264 #define CONFIG_CMD_I2C
265 #define CONFIG_CMD_MII
266 #define CONFIG_CMD_PING
269 #define CONFIG_CMD_PCI
273 * Miscellaneous configurable options
275 #define CONFIG_SYS_LONGHELP /* undef to save memory */
276 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
277 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
278 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
279 #ifdef CONFIG_CMD_KGDB
280 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
282 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
284 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
285 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
286 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
289 * For booting Linux, the board info and command line data
290 * have to be in the first 64 MB of memory, since this is
291 * the maximum mapped by the Linux kernel during initialization.
293 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
294 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
296 #ifdef CONFIG_CMD_KGDB
297 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
301 * Environment Configuration
303 #define CONFIG_ROOTPATH "/opt/nfsroot"
304 #define CONFIG_BOOTFILE "uImage"
305 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
307 /* default location for tftp and bootm */
308 #define CONFIG_LOADADDR 1000000
311 #define CONFIG_BAUDRATE 115200
313 #define CONFIG_HVBOOT \
314 "setenv bootargs config-addr=0x60000000; " \
315 "bootm 0x01000000 - 0x00f00000"
317 #endif /* __CONFIG_H */