]> git.sur5r.net Git - u-boot/blob - include/configs/ti_armv7_keystone2.h
8a2f8651a8a77bcffe32d0638972de4a5975cef0
[u-boot] / include / configs / ti_armv7_keystone2.h
1 /*
2  * Common configuration header file for all Keystone II EVM platforms
3  *
4  * (C) Copyright 2012-2014
5  *     Texas Instruments Incorporated, <www.ti.com>
6  *
7  * SPDX-License-Identifier:     GPL-2.0+
8  */
9
10 #ifndef __CONFIG_KS2_EVM_H
11 #define __CONFIG_KS2_EVM_H
12
13 #define CONFIG_SOC_KEYSTONE
14
15 /* U-Boot Build Configuration */
16 #define CONFIG_SKIP_LOWLEVEL_INIT       /* U-Boot is a 2nd stage loader */
17 #define CONFIG_BOARD_EARLY_INIT_F
18 #define CONFIG_DISPLAY_CPUINFO
19
20 /* SoC Configuration */
21 #define CONFIG_ARCH_CPU_INIT
22 #define CONFIG_SYS_ARCH_TIMER
23 #define CONFIG_SYS_TEXT_BASE            0x0c001000
24 #define CONFIG_SPL_TARGET               "u-boot-spi.gph"
25 #define CONFIG_SYS_DCACHE_OFF
26
27 /* Memory Configuration */
28 #define CONFIG_NR_DRAM_BANKS            2
29 #define CONFIG_SYS_LPAE_SDRAM_BASE      0x800000000
30 #define CONFIG_MAX_RAM_BANK_SIZE        (2 << 30)       /* 2GB */
31 #define CONFIG_STACKSIZE                (512 << 10)     /* 512 KiB */
32 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_TEXT_BASE - \
33                                         GENERATED_GBL_DATA_SIZE)
34
35 /* SPL SPI Loader Configuration */
36 #define CONFIG_SPL_PAD_TO               65536
37 #define CONFIG_SPL_MAX_SIZE             (CONFIG_SPL_PAD_TO - 8)
38 #define CONFIG_SPL_BSS_START_ADDR       (CONFIG_SPL_TEXT_BASE + \
39                                         CONFIG_SPL_MAX_SIZE)
40 #define CONFIG_SPL_BSS_MAX_SIZE         (32 * 1024)
41 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SPL_BSS_START_ADDR + \
42                                         CONFIG_SPL_BSS_MAX_SIZE)
43 #define CONFIG_SYS_SPL_MALLOC_SIZE      (32 * 1024)
44 #define CONFIG_SPL_STACK_SIZE           (8 * 1024)
45 #define CONFIG_SPL_STACK                (CONFIG_SYS_SPL_MALLOC_START + \
46                                         CONFIG_SYS_SPL_MALLOC_SIZE + \
47                                         CONFIG_SPL_STACK_SIZE - 4)
48 #define CONFIG_SPL_SPI_FLASH_SUPPORT
49 #define CONFIG_SPL_SPI_SUPPORT
50 #define CONFIG_SPL_SPI_LOAD
51 #define CONFIG_SYS_SPI_U_BOOT_OFFS      CONFIG_SPL_PAD_TO
52
53 /* UART Configuration */
54 #define CONFIG_SYS_NS16550
55 #define CONFIG_SYS_NS16550_SERIAL
56 #define CONFIG_SYS_NS16550_MEM32
57 #define CONFIG_SYS_NS16550_REG_SIZE     -4
58 #define CONFIG_SYS_NS16550_COM1         KS2_UART0_BASE
59 #define CONFIG_SYS_NS16550_COM2         KS2_UART1_BASE
60 #define CONFIG_SYS_NS16550_CLK          clk_get_rate(KS2_CLK1_6)
61 #define CONFIG_CONS_INDEX               1
62
63 /* SPI Configuration */
64 #define CONFIG_SPI_FLASH_STMICRO
65 #define CONFIG_DAVINCI_SPI
66 #define CONFIG_SYS_SPI_CLK              clk_get_rate(KS2_CLK1_6)
67 #define CONFIG_SF_DEFAULT_SPEED         30000000
68 #define CONFIG_ENV_SPI_MAX_HZ           CONFIG_SF_DEFAULT_SPEED
69 #define CONFIG_SYS_SPI0
70 #define CONFIG_SYS_SPI_BASE             KS2_SPI0_BASE
71 #define CONFIG_SYS_SPI0_NUM_CS          4
72 #define CONFIG_SYS_SPI1
73 #define CONFIG_SYS_SPI1_BASE            KS2_SPI1_BASE
74 #define CONFIG_SYS_SPI1_NUM_CS          4
75 #define CONFIG_SYS_SPI2
76 #define CONFIG_SYS_SPI2_BASE            KS2_SPI2_BASE
77 #define CONFIG_SYS_SPI2_NUM_CS          4
78
79 /* Network Configuration */
80 #define CONFIG_PHYLIB
81 #define CONFIG_PHY_MARVELL
82 #define CONFIG_MII
83 #define CONFIG_BOOTP_DEFAULT
84 #define CONFIG_BOOTP_DNS
85 #define CONFIG_BOOTP_DNS2
86 #define CONFIG_BOOTP_SEND_HOSTNAME
87 #define CONFIG_NET_RETRY_COUNT          32
88 #define CONFIG_SYS_SGMII_REFCLK_MHZ     312
89 #define CONFIG_SYS_SGMII_LINERATE_MHZ   1250
90 #define CONFIG_SYS_SGMII_RATESCALE      2
91
92 /* Keyston Navigator Configuration */
93 #define CONFIG_TI_KSNAV
94 #define CONFIG_KSNAV_QM_BASE_ADDRESS            KS2_QM_BASE_ADDRESS
95 #define CONFIG_KSNAV_QM_CONF_BASE               KS2_QM_CONF_BASE
96 #define CONFIG_KSNAV_QM_DESC_SETUP_BASE         KS2_QM_DESC_SETUP_BASE
97 #define CONFIG_KSNAV_QM_STATUS_RAM_BASE         KS2_QM_STATUS_RAM_BASE
98 #define CONFIG_KSNAV_QM_INTD_CONF_BASE          KS2_QM_INTD_CONF_BASE
99 #define CONFIG_KSNAV_QM_PDSP1_CMD_BASE          KS2_QM_PDSP1_CMD_BASE
100 #define CONFIG_KSNAV_QM_PDSP1_CTRL_BASE         KS2_QM_PDSP1_CTRL_BASE
101 #define CONFIG_KSNAV_QM_PDSP1_IRAM_BASE         KS2_QM_PDSP1_IRAM_BASE
102 #define CONFIG_KSNAV_QM_MANAGER_QUEUES_BASE     KS2_QM_MANAGER_QUEUES_BASE
103 #define CONFIG_KSNAV_QM_MANAGER_Q_PROXY_BASE    KS2_QM_MANAGER_Q_PROXY_BASE
104 #define CONFIG_KSNAV_QM_QUEUE_STATUS_BASE       KS2_QM_QUEUE_STATUS_BASE
105 #define CONFIG_KSNAV_QM_LINK_RAM_BASE           KS2_QM_LINK_RAM_BASE
106 #define CONFIG_KSNAV_QM_REGION_NUM              KS2_QM_REGION_NUM
107 #define CONFIG_KSNAV_QM_QPOOL_NUM               KS2_QM_QPOOL_NUM
108
109 /* NETCP pktdma */
110 #define CONFIG_KSNAV_PKTDMA_NETCP
111 #define CONFIG_KSNAV_NETCP_PDMA_CTRL_BASE       KS2_NETCP_PDMA_CTRL_BASE
112 #define CONFIG_KSNAV_NETCP_PDMA_TX_BASE         KS2_NETCP_PDMA_TX_BASE
113 #define CONFIG_KSNAV_NETCP_PDMA_TX_CH_NUM       KS2_NETCP_PDMA_TX_CH_NUM
114 #define CONFIG_KSNAV_NETCP_PDMA_RX_BASE         KS2_NETCP_PDMA_RX_BASE
115 #define CONFIG_KSNAV_NETCP_PDMA_RX_CH_NUM       KS2_NETCP_PDMA_RX_CH_NUM
116 #define CONFIG_KSNAV_NETCP_PDMA_SCHED_BASE      KS2_NETCP_PDMA_SCHED_BASE
117 #define CONFIG_KSNAV_NETCP_PDMA_RX_FLOW_BASE    KS2_NETCP_PDMA_RX_FLOW_BASE
118 #define CONFIG_KSNAV_NETCP_PDMA_RX_FLOW_NUM     KS2_NETCP_PDMA_RX_FLOW_NUM
119 #define CONFIG_KSNAV_NETCP_PDMA_RX_FREE_QUEUE   KS2_NETCP_PDMA_RX_FREE_QUEUE
120 #define CONFIG_KSNAV_NETCP_PDMA_RX_RCV_QUEUE    KS2_NETCP_PDMA_RX_RCV_QUEUE
121 #define CONFIG_KSNAV_NETCP_PDMA_TX_SND_QUEUE    KS2_NETCP_PDMA_TX_SND_QUEUE
122
123 /* Keystone net */
124 #define CONFIG_DRIVER_TI_KEYSTONE_NET
125 #define CONFIG_KSNET_MAC_ID_BASE                KS2_MAC_ID_BASE_ADDR
126 #define CONFIG_KSNET_NETCP_BASE                 KS2_NETCP_BASE
127 #define CONFIG_KSNET_SERDES_SGMII_BASE          KS2_SGMII_SERDES_BASE
128 #define CONFIG_KSNET_SERDES_SGMII2_BASE         KS2_SGMII_SERDES2_BASE
129 #define CONFIG_KSNET_SERDES_LANES_PER_SGMII     KS2_LANES_PER_SGMII_SERDES
130
131 /* SerDes */
132 #define CONFIG_TI_KEYSTONE_SERDES
133
134 /* AEMIF */
135 #define CONFIG_TI_AEMIF
136 #define CONFIG_AEMIF_CNTRL_BASE         KS2_AEMIF_CNTRL_BASE
137
138 /* I2C Configuration */
139 #define CONFIG_SYS_I2C_DAVINCI
140 #define CONFIG_SYS_DAVINCI_I2C_SPEED    100000
141 #define CONFIG_SYS_DAVINCI_I2C_SLAVE    0x10 /* SMBus host address */
142 #define CONFIG_SYS_DAVINCI_I2C_SPEED1   100000
143 #define CONFIG_SYS_DAVINCI_I2C_SLAVE1   0x10 /* SMBus host address */
144 #define CONFIG_SYS_DAVINCI_I2C_SPEED2   100000
145 #define CONFIG_SYS_DAVINCI_I2C_SLAVE2   0x10 /* SMBus host address */
146 #define I2C_BUS_MAX                     3
147
148 /* EEPROM definitions */
149 #define CONFIG_SYS_I2C_MULTI_EEPROMS
150 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          2
151 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x50
152 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       6
153 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   20
154 #define CONFIG_ENV_EEPROM_IS_ON_I2C
155
156 /* NAND Configuration */
157 #define CONFIG_NAND_DAVINCI
158 #define CONFIG_KEYSTONE_RBL_NAND
159 #define CONFIG_KEYSTONE_NAND_MAX_RBL_SIZE       CONFIG_ENV_OFFSET
160 #define CONFIG_SYS_NAND_MASK_CLE                0x4000
161 #define CONFIG_SYS_NAND_MASK_ALE                0x2000
162 #define CONFIG_SYS_NAND_CS                      2
163 #define CONFIG_SYS_NAND_USE_FLASH_BBT
164 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
165
166 #define CONFIG_SYS_NAND_LARGEPAGE
167 #define CONFIG_SYS_NAND_BASE_LIST               { 0x30000000, }
168 #define CONFIG_SYS_MAX_NAND_DEVICE              1
169 #define CONFIG_SYS_NAND_MAX_CHIPS               1
170 #define CONFIG_SYS_NAND_NO_SUBPAGE_WRITE
171 #define CONFIG_ENV_SIZE                         (256 << 10)  /* 256 KiB */
172 #define CONFIG_ENV_IS_IN_NAND
173 #define CONFIG_ENV_OFFSET                       0x100000
174 #define CONFIG_MTD_PARTITIONS
175 #define CONFIG_RBTREE
176 #define CONFIG_LZO
177 #define MTDIDS_DEFAULT                  "nand0=davinci_nand.0"
178 #define MTDPARTS_DEFAULT                "mtdparts=davinci_nand.0:" \
179                                         "1024k(bootloader)ro,512k(params)ro," \
180                                         "-(ubifs)"
181
182 /* USB Configuration */
183 #define CONFIG_USB_XHCI
184 #define CONFIG_USB_XHCI_DWC3
185 #define CONFIG_USB_XHCI_KEYSTONE
186 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS      2
187 #define CONFIG_EFI_PARTITION
188 #define CONFIG_FS_FAT
189 #define CONFIG_SYS_CACHELINE_SIZE               64
190 #define CONFIG_USB_SS_BASE                      KS2_USB_SS_BASE
191 #define CONFIG_USB_HOST_XHCI_BASE               KS2_USB_HOST_XHCI_BASE
192 #define CONFIG_DEV_USB_PHY_BASE                 KS2_DEV_USB_PHY_BASE
193 #define CONFIG_USB_PHY_CFG_BASE                 KS2_USB_PHY_CFG_BASE
194
195 /* U-Boot command configuration */
196 #define CONFIG_CMD_DHCP
197 #define CONFIG_CMD_PING
198 #define CONFIG_CMD_SAVES
199 #define CONFIG_CMD_NAND
200 #define CONFIG_CMD_UBI
201 #define CONFIG_CMD_UBIFS
202 #define CONFIG_CMD_SF
203 #define CONFIG_CMD_EEPROM
204 #define CONFIG_CMD_USB
205
206 /* U-Boot general configuration */
207 #define CONFIG_MISC_INIT_R
208 #define CONFIG_CRC32_VERIFY
209 #define CONFIG_MX_CYCLIC
210 #define CONFIG_TIMESTAMP
211
212 /* EDMA3 */
213 #define CONFIG_TI_EDMA3
214
215 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
216         DEFAULT_LINUX_BOOT_ENV                                          \
217         CONFIG_EXTRA_ENV_KS2_BOARD_SETTINGS                             \
218         "boot=ubi\0"                                                    \
219         "tftp_root=/\0"                                                 \
220         "nfs_root=/export\0"                                            \
221         "mem_lpae=1\0"                                                  \
222         "mem_reserve=512M\0"                                            \
223         "addr_ubi=0x82000000\0"                                         \
224         "addr_secdb_key=0xc000000\0"                                    \
225         "name_kern=zImage\0"                                            \
226         "run_mon=mon_install ${addr_mon}\0"                             \
227         "run_kern=bootz ${loadaddr} - ${fdtaddr}\0"                     \
228         "init_net=run args_all args_net\0"                              \
229         "init_ubi=run args_all args_ubi; "                              \
230                 "ubi part ubifs; ubifsmount ubi:boot;"                  \
231                 "ubifsload ${addr_secdb_key} securedb.key.bin;\0"       \
232         "get_fdt_net=dhcp ${fdtaddr} ${tftp_root}/${name_fdt}\0"        \
233         "get_fdt_ubi=ubifsload ${fdtaddr} ${name_fdt}\0"                \
234         "get_kern_net=dhcp ${loadaddr} ${tftp_root}/${name_kern}\0"     \
235         "get_kern_ubi=ubifsload ${loadaddr} ${name_kern}\0"             \
236         "get_mon_net=dhcp ${addr_mon} ${tftp_root}/${name_mon}\0"       \
237         "get_mon_ubi=ubifsload ${addr_mon} ${name_mon}\0"               \
238         "get_uboot_net=dhcp ${loadaddr} ${tftp_root}/${name_uboot}\0"   \
239         "burn_uboot_spi=sf probe; sf erase 0 0x100000; "                \
240                 "sf write ${loadaddr} 0 ${filesize}\0"          \
241         "burn_uboot_nand=nand erase 0 0x100000; "                       \
242                 "nand write ${loadaddr} 0 ${filesize}\0"                \
243         "args_all=setenv bootargs console=ttyS0,115200n8 rootwait=1\0"  \
244         "args_net=setenv bootargs ${bootargs} rootfstype=nfs "          \
245                 "root=/dev/nfs rw nfsroot=${serverip}:${nfs_root},"     \
246                 "${nfs_options} ip=dhcp\0"                              \
247         "nfs_options=v3,tcp,rsize=4096,wsize=4096\0"                    \
248         "get_fdt_ramfs=dhcp ${fdtaddr} ${tftp_root}/${name_fdt}\0"      \
249         "get_kern_ramfs=dhcp ${loadaddr} ${tftp_root}/${name_kern}\0"   \
250         "get_mon_ramfs=dhcp ${addr_mon} ${tftp_root}/${name_mon}\0"     \
251         "get_fs_ramfs=dhcp ${rdaddr} ${tftp_root}/${name_fs}\0" \
252         "get_ubi_net=dhcp ${addr_ubi} ${tftp_root}/${name_ubi}\0"       \
253         "burn_ubi=nand erase.part ubifs; "                              \
254                 "nand write ${addr_ubi} ubifs ${filesize}\0"            \
255         "init_ramfs=run args_all args_ramfs get_fs_ramfs\0"             \
256         "args_ramfs=setenv bootargs ${bootargs} "                       \
257                 "rdinit=/sbin/init rw root=/dev/ram0 "                  \
258                 "initrd=0x808080000,9M\0"                               \
259         "no_post=1\0"                                                   \
260         "mtdparts=mtdparts=davinci_nand.0:"                             \
261                 "1024k(bootloader)ro,512k(params)ro,-(ubifs)\0"
262
263 #define CONFIG_BOOTCOMMAND                                              \
264         "run init_${boot} get_fdt_${boot} get_mon_${boot} "             \
265                 "get_kern_${boot} run_mon run_kern"
266
267 #define CONFIG_BOOTARGS                                                 \
268
269 /* Linux interfacing */
270 #define CONFIG_OF_BOARD_SETUP
271
272 /* Now for the remaining common defines */
273 #include <configs/ti_armv7_common.h>
274
275 /* We wont be loading up OS from SPL for now.. */
276 #undef CONFIG_SPL_OS_BOOT
277
278 /* We do not have MMC support.. yet.. */
279 #undef CONFIG_SPL_LIBDISK_SUPPORT
280 #undef CONFIG_SPL_MMC_SUPPORT
281 #undef CONFIG_SPL_FAT_SUPPORT
282 #undef CONFIG_SPL_EXT_SUPPORT
283 #undef CONFIG_MMC
284 #undef CONFIG_GENERIC_MMC
285 #undef CONFIG_CMD_MMC
286
287 /* And no support for GPIO, yet.. */
288 #undef CONFIG_SPL_GPIO_SUPPORT
289 #undef CONFIG_CMD_GPIO
290
291 /* we may include files below only after all above definitions */
292 #include <asm/arch/hardware.h>
293 #include <asm/arch/clock.h>
294 #define CONFIG_SYS_HZ_CLOCK             clk_get_rate(KS2_CLK1_6)
295
296 #endif /* __CONFIG_KS2_EVM_H */