]> git.sur5r.net Git - u-boot/blob - include/configs/vme8349.h
222f4ce2d4de1a0b0589ebc4c3764a39bfc626f6
[u-boot] / include / configs / vme8349.h
1 /*
2  * esd vme8349 U-Boot configuration file
3  * Copyright (c) 2008, 2009 esd gmbh Hannover Germany
4  *
5  * (C) Copyright 2006-2010
6  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7  *
8  * reinhard.arlt@esd-electronics.de
9  * Based on the MPC8349EMDS config.
10  *
11  * See file CREDITS for list of people who contributed to this
12  * project.
13  *
14  * This program is free software; you can redistribute it and/or
15  * modify it under the terms of the GNU General Public License as
16  * published by the Free Software Foundation; either version 2 of
17  * the License, or (at your option) any later version.
18  *
19  * This program is distributed in the hope that it will be useful,
20  * but WITHOUT ANY WARRANTY; without even the implied warranty of
21  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
22  * GNU General Public License for more details.
23  *
24  * You should have received a copy of the GNU General Public License
25  * along with this program; if not, write to the Free Software
26  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27  * MA 02111-1307 USA
28  */
29
30 /*
31  * vme8349 board configuration file.
32  */
33
34 #ifndef __CONFIG_H
35 #define __CONFIG_H
36
37 /*
38  * Top level Makefile configuration choices
39  */
40 #ifdef CONFIG_CADDY2
41 #define VME_CADDY2
42 #endif
43
44 /*
45  * High Level Configuration Options
46  */
47 #define CONFIG_E300             1       /* E300 Family */
48 #define CONFIG_MPC83xx          1       /* MPC83xx family */
49 #define CONFIG_MPC834x          1       /* MPC834x family */
50 #define CONFIG_MPC8349          1       /* MPC8349 specific */
51 #define CONFIG_VME8349          1       /* ESD VME8349 board specific */
52
53 #define CONFIG_SYS_TEXT_BASE    0xFFF00000
54
55 #define CONFIG_MISC_INIT_R
56
57 #define CONFIG_PCI
58 /* Don't enable PCI2 on vme834x - it doesn't exist physically. */
59 #undef CONFIG_MPC83XX_PCI2              /* support for 2nd PCI controller */
60
61 #define CONFIG_PCI_66M
62 #ifdef CONFIG_PCI_66M
63 #define CONFIG_83XX_CLKIN       66000000        /* in Hz */
64 #else
65 #define CONFIG_83XX_CLKIN       33000000        /* in Hz */
66 #endif
67
68 #ifndef CONFIG_SYS_CLK_FREQ
69 #ifdef CONFIG_PCI_66M
70 #define CONFIG_SYS_CLK_FREQ     66000000
71 #define HRCWL_CSB_TO_CLKIN      HRCWL_CSB_TO_CLKIN_4X1
72 #else
73 #define CONFIG_SYS_CLK_FREQ     33000000
74 #define HRCWL_CSB_TO_CLKIN      HRCWL_CSB_TO_CLKIN_8X1
75 #endif
76 #endif
77
78 #define CONFIG_SYS_IMMR         0xE0000000
79
80 #undef CONFIG_SYS_DRAM_TEST                     /* memory test, takes time */
81 #define CONFIG_SYS_MEMTEST_START        0x00000000      /* memtest region */
82 #define CONFIG_SYS_MEMTEST_END          0x00100000
83
84 /*
85  * DDR Setup
86  */
87 #define CONFIG_DDR_ECC                  /* only for ECC DDR module */
88 #define CONFIG_DDR_ECC_CMD              /* use DDR ECC user commands */
89 #define CONFIG_SPD_EEPROM
90 #define SPD_EEPROM_ADDRESS              0x54
91 #define CONFIG_SYS_READ_SPD             vme8349_read_spd
92 #define CONFIG_SYS_83XX_DDR_USES_CS0    /* esd; Fsl board uses CS2/CS3 */
93
94 /*
95  * 32-bit data path mode.
96  *
97  * Please note that using this mode for devices with the real density of 64-bit
98  * effectively reduces the amount of available memory due to the effect of
99  * wrapping around while translating address to row/columns, for example in the
100  * 256MB module the upper 128MB get aliased with contents of the lower
101  * 128MB); normally this define should be used for devices with real 32-bit
102  * data path.
103  */
104 #undef CONFIG_DDR_32BIT
105
106 #define CONFIG_SYS_DDR_BASE             0x00000000      /* DDR is sys memory*/
107 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
108 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
109 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   (DDR_SDRAM_CLK_CNTL_SS_EN \
110                                         | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
111 #define CONFIG_DDR_2T_TIMING
112 #define CONFIG_SYS_DDRCDR               (DDRCDR_DHC_EN \
113                                         | DDRCDR_ODT \
114                                         | DDRCDR_Q_DRN)
115                                         /* 0x80080001 */
116
117 /*
118  * FLASH on the Local Bus
119  */
120 #define CONFIG_SYS_FLASH_CFI
121 #define CONFIG_FLASH_CFI_DRIVER                         /* use the CFI driver */
122 #ifdef VME_CADDY2
123 #define CONFIG_SYS_FLASH_BASE           0xffc00000      /* start of FLASH   */
124 #define CONFIG_SYS_FLASH_SIZE           4               /* flash size in MB */
125 #define CONFIG_SYS_BR0_PRELIM           (CONFIG_SYS_FLASH_BASE | \
126                                          BR_PS_16 |     /*  16bit */ \
127                                          BR_MS_GPCM |   /*  MSEL = GPCM */ \
128                                          BR_V)          /* valid */
129
130 #define CONFIG_SYS_OR0_PRELIM           (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
131                                         | OR_GPCM_XAM \
132                                         | OR_GPCM_CSNT \
133                                         | OR_GPCM_ACS_DIV2 \
134                                         | OR_GPCM_XACS \
135                                         | OR_GPCM_SCY_15 \
136                                         | OR_GPCM_TRLX_SET \
137                                         | OR_GPCM_EHTR_SET \
138                                         | OR_GPCM_EAD)
139                                         /* 0xffc06ff7 */
140 #define CONFIG_SYS_LBLAWBAR0_PRELIM     CONFIG_SYS_FLASH_BASE
141 #define CONFIG_SYS_LBLAWAR0_PRELIM      (LBLAWAR_EN | LBLAWAR_4MB)
142 #else
143 #define CONFIG_SYS_FLASH_BASE           0xf8000000      /* start of FLASH   */
144 #define CONFIG_SYS_FLASH_SIZE           128             /* flash size in MB */
145 #define CONFIG_SYS_BR0_PRELIM           (CONFIG_SYS_FLASH_BASE | \
146                                          BR_PS_16 |     /*  16bit */ \
147                                          BR_MS_GPCM |   /*  MSEL = GPCM */ \
148                                          BR_V)          /* valid */
149
150 #define CONFIG_SYS_OR0_PRELIM           (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
151                                         | OR_GPCM_XAM \
152                                         | OR_GPCM_CSNT \
153                                         | OR_GPCM_ACS_DIV2 \
154                                         | OR_GPCM_XACS \
155                                         | OR_GPCM_SCY_15 \
156                                         | OR_GPCM_TRLX_SET \
157                                         | OR_GPCM_EHTR_SET \
158                                         | OR_GPCM_EAD)
159                                         /* 0xf8006ff7 */
160 #define CONFIG_SYS_LBLAWBAR0_PRELIM     CONFIG_SYS_FLASH_BASE
161 #define CONFIG_SYS_LBLAWAR0_PRELIM      (LBLAWAR_EN | LBLAWAR_128MB)
162 #endif
163 /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
164
165 #define CONFIG_SYS_WINDOW1_BASE         0xf0000000
166 #define CONFIG_SYS_BR1_PRELIM           (CONFIG_SYS_WINDOW1_BASE \
167                                         | BR_PS_32 \
168                                         | BR_MS_GPCM \
169                                         | BR_V)
170                                         /* 0xF0001801 */
171 #define CONFIG_SYS_OR1_PRELIM           (OR_AM_256KB \
172                                         | OR_GPCM_SETA)
173                                         /* 0xfffc0208 */
174 #define CONFIG_SYS_LBLAWBAR1_PRELIM     CONFIG_SYS_WINDOW1_BASE
175 #define CONFIG_SYS_LBLAWAR1_PRELIM      (LBLAWAR_EN | LBLAWAR_256KB)
176
177 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
178 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device*/
179
180 #undef CONFIG_SYS_FLASH_CHECKSUM
181 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase TO (ms) */
182 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write TO (ms) */
183
184 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
185
186 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
187 #define CONFIG_SYS_RAMBOOT
188 #else
189 #undef CONFIG_SYS_RAMBOOT
190 #endif
191
192 #define CONFIG_SYS_INIT_RAM_LOCK        1
193 #define CONFIG_SYS_INIT_RAM_ADDR        0xF7000000      /* Initial RAM addr */
194 #define CONFIG_SYS_INIT_RAM_SIZE                0x1000          /* size */
195
196 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
197                                          GENERATED_GBL_DATA_SIZE)
198 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
199
200 #define CONFIG_SYS_MONITOR_LEN          (256 * 1024)    /* Reserve 256 kB */
201 #define CONFIG_SYS_MALLOC_LEN           (256 * 1024)    /* Malloc size */
202
203 /*
204  * Local Bus LCRR and LBCR regs
205  *    LCRR:  no DLL bypass, Clock divider is 4
206  * External Local Bus rate is
207  *    CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
208  */
209 #define CONFIG_SYS_LCRR_CLKDIV  LCRR_CLKDIV_4
210 #define CONFIG_SYS_LBC_LBCR     0x00000000
211
212 #undef CONFIG_SYS_LB_SDRAM      /* if board has SDRAM on local bus */
213
214 /*
215  * Serial Port
216  */
217 #define CONFIG_CONS_INDEX       1
218 #define CONFIG_SYS_NS16550
219 #define CONFIG_SYS_NS16550_SERIAL
220 #define CONFIG_SYS_NS16550_REG_SIZE     1
221 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
222
223 #define CONFIG_SYS_BAUDRATE_TABLE  \
224                 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
225
226 #define CONFIG_SYS_NS16550_COM1         (CONFIG_SYS_IMMR + 0x4500)
227 #define CONFIG_SYS_NS16550_COM2         (CONFIG_SYS_IMMR + 0x4600)
228
229 #define CONFIG_CMDLINE_EDITING          /* add command line history     */
230 #define CONFIG_AUTO_COMPLETE            /* add autocompletion support */
231 /* Use the HUSH parser */
232 #define CONFIG_SYS_HUSH_PARSER
233
234 /* pass open firmware flat tree */
235 #define CONFIG_OF_LIBFDT
236 #define CONFIG_OF_BOARD_SETUP
237 #define CONFIG_OF_STDOUT_VIA_ALIAS
238
239 /* I2C */
240 #define CONFIG_SYS_I2C
241 #define CONFIG_SYS_I2C_FSL
242 #define CONFIG_SYS_FSL_I2C_SPEED        400000
243 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
244 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
245 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
246 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
247 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
248 #define CONFIG_SYS_I2C_NOPROBES         { {0, 0x69} }
249 /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
250
251 #define CONFIG_SYS_I2C_8574_ADDR2       0x20    /* I2C1, PCF8574 */
252
253 /* TSEC */
254 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
255 #define CONFIG_SYS_TSEC1        (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
256 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
257 #define CONFIG_SYS_TSEC2        (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
258
259 /*
260  * General PCI
261  * Addresses are mapped 1-1.
262  */
263 #define CONFIG_SYS_PCI1_MEM_BASE        0x80000000
264 #define CONFIG_SYS_PCI1_MEM_PHYS        CONFIG_SYS_PCI1_MEM_BASE
265 #define CONFIG_SYS_PCI1_MEM_SIZE        0x10000000      /* 256M */
266 #define CONFIG_SYS_PCI1_MMIO_BASE       0x90000000
267 #define CONFIG_SYS_PCI1_MMIO_PHYS       CONFIG_SYS_PCI1_MMIO_BASE
268 #define CONFIG_SYS_PCI1_MMIO_SIZE       0x10000000      /* 256M */
269 #define CONFIG_SYS_PCI1_IO_BASE         0x00000000
270 #define CONFIG_SYS_PCI1_IO_PHYS         0xE2000000
271 #define CONFIG_SYS_PCI1_IO_SIZE         0x00100000      /* 1M */
272
273 #define CONFIG_SYS_PCI2_MEM_BASE        0xA0000000
274 #define CONFIG_SYS_PCI2_MEM_PHYS        CONFIG_SYS_PCI2_MEM_BASE
275 #define CONFIG_SYS_PCI2_MEM_SIZE        0x10000000      /* 256M */
276 #define CONFIG_SYS_PCI2_MMIO_BASE       0xB0000000
277 #define CONFIG_SYS_PCI2_MMIO_PHYS       CONFIG_SYS_PCI2_MMIO_BASE
278 #define CONFIG_SYS_PCI2_MMIO_SIZE       0x10000000      /* 256M */
279 #define CONFIG_SYS_PCI2_IO_BASE         0x00000000
280 #define CONFIG_SYS_PCI2_IO_PHYS         0xE2100000
281 #define CONFIG_SYS_PCI2_IO_SIZE         0x00100000      /* 1M */
282
283 #if defined(CONFIG_PCI)
284
285 #define PCI_64BIT
286 #define PCI_ONE_PCI1
287 #if defined(PCI_64BIT)
288 #undef PCI_ALL_PCI1
289 #undef PCI_TWO_PCI1
290 #undef PCI_ONE_PCI1
291 #endif
292
293 #ifndef VME_CADDY2
294 #endif
295 #define CONFIG_PCI_PNP          /* do pci plug-and-play */
296
297 #undef CONFIG_EEPRO100
298 #undef CONFIG_TULIP
299
300 #if !defined(CONFIG_PCI_PNP)
301         #define PCI_ENET0_IOADDR        0xFIXME
302         #define PCI_ENET0_MEMADDR       0xFIXME
303         #define PCI_IDSEL_NUMBER        0xFIXME
304 #endif
305
306 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
307 #define CONFIG_SYS_PCI_SUBSYS_VENDORID  0x1957  /* Freescale */
308
309 #endif  /* CONFIG_PCI */
310
311 /*
312  * TSEC configuration
313  */
314 #ifdef VME_CADDY2
315 #define CONFIG_E1000
316 #else
317 #define CONFIG_TSEC_ENET                /* TSEC ethernet support */
318 #endif
319
320 #if defined(CONFIG_TSEC_ENET)
321
322 #define CONFIG_GMII                     /* MII PHY management */
323 #define CONFIG_TSEC1
324 #define CONFIG_TSEC1_NAME       "TSEC0"
325 #define CONFIG_TSEC2
326 #define CONFIG_TSEC2_NAME       "TSEC1"
327 #define CONFIG_PHY_M88E1111
328 #define TSEC1_PHY_ADDR          0x08
329 #define TSEC2_PHY_ADDR          0x10
330 #define TSEC1_PHYIDX            0
331 #define TSEC2_PHYIDX            0
332 #define TSEC1_FLAGS             TSEC_GIGABIT
333 #define TSEC2_FLAGS             TSEC_GIGABIT
334
335 /* Options are: TSEC[0-1] */
336 #define CONFIG_ETHPRIME         "TSEC0"
337
338 #endif  /* CONFIG_TSEC_ENET */
339
340 /*
341  * Environment
342  */
343 #ifndef CONFIG_SYS_RAMBOOT
344         #define CONFIG_ENV_IS_IN_FLASH
345         #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE + 0xc0000)
346         #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K(one sector) for env */
347         #define CONFIG_ENV_SIZE         0x2000
348
349 /* Address and size of Redundant Environment Sector     */
350 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
351 #define CONFIG_ENV_SIZE_REDUND  (CONFIG_ENV_SIZE)
352
353 #else
354         #define CONFIG_SYS_NO_FLASH             /* Flash is not usable now */
355         #define CONFIG_ENV_IS_NOWHERE           /* Store ENV in memory only */
356         #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
357         #define CONFIG_ENV_SIZE         0x2000
358 #endif
359
360 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
361 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
362
363 /*
364  * BOOTP options
365  */
366 #define CONFIG_BOOTP_BOOTFILESIZE
367 #define CONFIG_BOOTP_BOOTPATH
368 #define CONFIG_BOOTP_GATEWAY
369 #define CONFIG_BOOTP_HOSTNAME
370
371 /*
372  * Command line configuration.
373  */
374 #include <config_cmd_default.h>
375
376 #define CONFIG_CMD_I2C
377 #define CONFIG_CMD_MII
378 #define CONFIG_CMD_PING
379 #define CONFIG_CMD_DATE
380 #define CONFIG_SYS_RTC_BUS_NUM  0x01
381 #define CONFIG_SYS_I2C_RTC_ADDR 0x32
382 #define CONFIG_RTC_RX8025
383 #define CONFIG_CMD_TSI148
384
385 #if defined(CONFIG_PCI)
386     #define CONFIG_CMD_PCI
387 #endif
388
389 #if defined(CONFIG_SYS_RAMBOOT)
390     #undef CONFIG_CMD_ENV
391     #undef CONFIG_CMD_LOADS
392 #endif
393
394 #define CONFIG_CMD_ELF
395 /* Pass Ethernet MAC to VxWorks */
396 #define CONFIG_SYS_VXWORKS_MAC_PTR      0x000043f0
397
398 #undef CONFIG_WATCHDOG                  /* watchdog disabled */
399
400 /*
401  * Miscellaneous configurable options
402  */
403 #define CONFIG_SYS_LONGHELP                     /* undef to save memory */
404 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
405 #define CONFIG_SYS_PROMPT       "=> "           /* Monitor Command Prompt */
406
407 #if defined(CONFIG_CMD_KGDB)
408         #define CONFIG_SYS_CBSIZE       1024    /* Console I/O Buffer Size */
409 #else
410         #define CONFIG_SYS_CBSIZE       256     /* Console I/O Buffer Size */
411 #endif
412
413 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
414 #define CONFIG_SYS_MAXARGS      16              /* max num of command args */
415 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE /* Boot Argument Buf Size */
416 #define CONFIG_SYS_HZ           1000            /* decr freq: 1ms ticks */
417
418 /*
419  * For booting Linux, the board info and command line data
420  * have to be in the first 256 MB of memory, since this is
421  * the maximum mapped by the Linux kernel during initialization.
422  */
423 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20)     /* Init Memory map for Linux*/
424
425 #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST  */
426
427 #define CONFIG_SYS_HRCW_LOW (\
428         HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
429         HRCWL_DDR_TO_SCB_CLK_1X1 |\
430         HRCWL_CSB_TO_CLKIN |\
431         HRCWL_VCO_1X2 |\
432         HRCWL_CORE_TO_CSB_2X1)
433
434 #if defined(PCI_64BIT)
435 #define CONFIG_SYS_HRCW_HIGH (\
436         HRCWH_PCI_HOST |\
437         HRCWH_64_BIT_PCI |\
438         HRCWH_PCI1_ARBITER_ENABLE |\
439         HRCWH_PCI2_ARBITER_DISABLE |\
440         HRCWH_CORE_ENABLE |\
441         HRCWH_FROM_0X00000100 |\
442         HRCWH_BOOTSEQ_DISABLE |\
443         HRCWH_SW_WATCHDOG_DISABLE |\
444         HRCWH_ROM_LOC_LOCAL_16BIT |\
445         HRCWH_TSEC1M_IN_GMII |\
446         HRCWH_TSEC2M_IN_GMII)
447 #else
448 #define CONFIG_SYS_HRCW_HIGH (\
449         HRCWH_PCI_HOST |\
450         HRCWH_32_BIT_PCI |\
451         HRCWH_PCI1_ARBITER_ENABLE |\
452         HRCWH_PCI2_ARBITER_ENABLE |\
453         HRCWH_CORE_ENABLE |\
454         HRCWH_FROM_0X00000100 |\
455         HRCWH_BOOTSEQ_DISABLE |\
456         HRCWH_SW_WATCHDOG_DISABLE |\
457         HRCWH_ROM_LOC_LOCAL_16BIT |\
458         HRCWH_TSEC1M_IN_GMII |\
459         HRCWH_TSEC2M_IN_GMII)
460 #endif
461
462 /* System IO Config */
463 #define CONFIG_SYS_SICRH 0
464 #define CONFIG_SYS_SICRL SICRL_LDP_A
465
466 #define CONFIG_SYS_HID0_INIT    0x000000000
467 #define CONFIG_SYS_HID0_FINAL   (HID0_ENABLE_MACHINE_CHECK | \
468                                  HID0_ENABLE_INSTRUCTION_CACHE)
469
470 #define CONFIG_SYS_HID2         HID2_HBE
471
472 #define CONFIG_SYS_GPIO1_PRELIM
473 #define CONFIG_SYS_GPIO1_DIR    0x00100000
474 #define CONFIG_SYS_GPIO1_DAT    0x00100000
475
476 #define CONFIG_SYS_GPIO2_PRELIM
477 #define CONFIG_SYS_GPIO2_DIR    0x78900000
478 #define CONFIG_SYS_GPIO2_DAT    0x70100000
479
480 #define CONFIG_HIGH_BATS                /* High BATs supported */
481
482 /* DDR @ 0x00000000 */
483 #define CONFIG_SYS_IBAT0L       (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
484                                  BATL_MEMCOHERENCE)
485 #define CONFIG_SYS_IBAT0U       (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | \
486                                  BATU_VS | BATU_VP)
487
488 /* PCI @ 0x80000000 */
489 #ifdef CONFIG_PCI
490 #define CONFIG_PCI_INDIRECT_BRIDGE
491 #define CONFIG_SYS_IBAT1L       (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW | \
492                                  BATL_MEMCOHERENCE)
493 #define CONFIG_SYS_IBAT1U       (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | \
494                                  BATU_VS | BATU_VP)
495 #define CONFIG_SYS_IBAT2L       (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_RW | \
496                                  BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
497 #define CONFIG_SYS_IBAT2U       (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | \
498                                  BATU_VS | BATU_VP)
499 #else
500 #define CONFIG_SYS_IBAT1L       (0)
501 #define CONFIG_SYS_IBAT1U       (0)
502 #define CONFIG_SYS_IBAT2L       (0)
503 #define CONFIG_SYS_IBAT2U       (0)
504 #endif
505
506 #ifdef CONFIG_MPC83XX_PCI2
507 #define CONFIG_SYS_IBAT3L       (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_RW | \
508                                  BATL_MEMCOHERENCE)
509 #define CONFIG_SYS_IBAT3U       (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | \
510                                  BATU_VS | BATU_VP)
511 #define CONFIG_SYS_IBAT4L       (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_RW | \
512                                  BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
513 #define CONFIG_SYS_IBAT4U       (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | \
514                                  BATU_VS | BATU_VP)
515 #else
516 #define CONFIG_SYS_IBAT3L       (0)
517 #define CONFIG_SYS_IBAT3U       (0)
518 #define CONFIG_SYS_IBAT4L       (0)
519 #define CONFIG_SYS_IBAT4U       (0)
520 #endif
521
522 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
523 #define CONFIG_SYS_IBAT5L       (CONFIG_SYS_IMMR | BATL_PP_RW | \
524                                  BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
525 #define CONFIG_SYS_IBAT5U       (CONFIG_SYS_IMMR | BATU_BL_256M | \
526                                  BATU_VS | BATU_VP)
527
528 #define CONFIG_SYS_IBAT6L       (0xF0000000 | BATL_PP_RW | BATL_MEMCOHERENCE)
529 #define CONFIG_SYS_IBAT6U       (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
530
531 #if (CONFIG_SYS_DDR_SIZE == 512)
532 #define CONFIG_SYS_IBAT7L       (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
533                                  BATL_PP_RW | BATL_MEMCOHERENCE)
534 #define CONFIG_SYS_IBAT7U       (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
535                                  BATU_BL_256M | BATU_VS | BATU_VP)
536 #else
537 #define CONFIG_SYS_IBAT7L       (0)
538 #define CONFIG_SYS_IBAT7U       (0)
539 #endif
540
541 #define CONFIG_SYS_DBAT0L       CONFIG_SYS_IBAT0L
542 #define CONFIG_SYS_DBAT0U       CONFIG_SYS_IBAT0U
543 #define CONFIG_SYS_DBAT1L       CONFIG_SYS_IBAT1L
544 #define CONFIG_SYS_DBAT1U       CONFIG_SYS_IBAT1U
545 #define CONFIG_SYS_DBAT2L       CONFIG_SYS_IBAT2L
546 #define CONFIG_SYS_DBAT2U       CONFIG_SYS_IBAT2U
547 #define CONFIG_SYS_DBAT3L       CONFIG_SYS_IBAT3L
548 #define CONFIG_SYS_DBAT3U       CONFIG_SYS_IBAT3U
549 #define CONFIG_SYS_DBAT4L       CONFIG_SYS_IBAT4L
550 #define CONFIG_SYS_DBAT4U       CONFIG_SYS_IBAT4U
551 #define CONFIG_SYS_DBAT5L       CONFIG_SYS_IBAT5L
552 #define CONFIG_SYS_DBAT5U       CONFIG_SYS_IBAT5U
553 #define CONFIG_SYS_DBAT6L       CONFIG_SYS_IBAT6L
554 #define CONFIG_SYS_DBAT6U       CONFIG_SYS_IBAT6U
555 #define CONFIG_SYS_DBAT7L       CONFIG_SYS_IBAT7L
556 #define CONFIG_SYS_DBAT7U       CONFIG_SYS_IBAT7U
557
558 #if defined(CONFIG_CMD_KGDB)
559 #define CONFIG_KGDB_BAUDRATE    230400  /* speed of kgdb serial port */
560 #define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
561 #endif
562
563 /*
564  * Environment Configuration
565  */
566 #define CONFIG_ENV_OVERWRITE
567
568 #if defined(CONFIG_TSEC_ENET)
569 #define CONFIG_HAS_ETH0
570 #define CONFIG_HAS_ETH1
571 #endif
572
573 #define CONFIG_HOSTNAME         VME8349
574 #define CONFIG_ROOTPATH         "/tftpboot/rootfs"
575 #define CONFIG_BOOTFILE         "uImage"
576
577 #define CONFIG_LOADADDR         800000  /* def location for tftp and bootm */
578
579 #define CONFIG_BOOTDELAY        6       /* -1 disables auto-boot */
580 #undef  CONFIG_BOOTARGS                 /* boot command will set bootargs */
581
582 #define CONFIG_BAUDRATE  9600
583
584 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
585         "netdev=eth0\0"                                                 \
586         "hostname=vme8349\0"                                            \
587         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
588                 "nfsroot=${serverip}:${rootpath}\0"                     \
589         "ramargs=setenv bootargs root=/dev/ram rw\0"                    \
590         "addip=setenv bootargs ${bootargs} "                            \
591                 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"      \
592                 ":${hostname}:${netdev}:off panic=1\0"                  \
593         "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
594         "flash_nfs=run nfsargs addip addtty;"                           \
595                 "bootm ${kernel_addr}\0"                                \
596         "flash_self=run ramargs addip addtty;"                          \
597                 "bootm ${kernel_addr} ${ramdisk_addr}\0"                \
598         "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;"     \
599                 "bootm\0"                                               \
600         "load=tftp 100000 /tftpboot/bdi2000/vme8349.bin\0"              \
601         "update=protect off fff00000 fff3ffff; "                        \
602                 "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
603         "upd=run load update\0"                                         \
604         "fdtaddr=780000\0"                                              \
605         "fdtfile=vme8349.dtb\0"                                         \
606         ""
607
608 #define CONFIG_NFSBOOTCOMMAND                                           \
609         "setenv bootargs root=/dev/nfs rw "                             \
610                 "nfsroot=$serverip:$rootpath "                          \
611                 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"   \
612                                                         "$netdev:off "  \
613                 "console=$consoledev,$baudrate $othbootargs;"           \
614         "tftp $loadaddr $bootfile;"                                     \
615         "tftp $fdtaddr $fdtfile;"                                       \
616         "bootm $loadaddr - $fdtaddr"
617
618 #define CONFIG_RAMBOOTCOMMAND                                           \
619         "setenv bootargs root=/dev/ram rw "                             \
620                 "console=$consoledev,$baudrate $othbootargs;"           \
621         "tftp $ramdiskaddr $ramdiskfile;"                               \
622         "tftp $loadaddr $bootfile;"                                     \
623         "tftp $fdtaddr $fdtfile;"                                       \
624         "bootm $loadaddr $ramdiskaddr $fdtaddr"
625
626 #define CONFIG_BOOTCOMMAND      "run flash_self"
627
628 #ifndef __ASSEMBLY__
629 int vme8349_read_spd(unsigned char chip, unsigned int addr, int alen,
630                      unsigned char *buffer, int len);
631 #endif
632
633 #endif  /* __CONFIG_H */