1 /***************************************************************************
2 * Copyright (C) 2005 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
5 * This program is free software; you can redistribute it and/or modify *
6 * it under the terms of the GNU General Public License as published by *
7 * the Free Software Foundation; either version 2 of the License, or *
8 * (at your option) any later version. *
10 * This program is distributed in the hope that it will be useful, *
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
13 * GNU General Public License for more details. *
15 * You should have received a copy of the GNU General Public License *
16 * along with this program; if not, write to the *
17 * Free Software Foundation, Inc., *
18 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
19 ***************************************************************************/
32 #define _DEBUG_INSTRUCTION_EXECUTION_
36 int arm920t_register_commands(struct command_context_s *cmd_ctx);
38 int arm920t_handle_cp15_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
39 int arm920t_handle_cp15i_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
40 int arm920t_handle_virt2phys_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
41 int arm920t_handle_cache_info_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
42 int arm920t_handle_md_phys_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
43 int arm920t_handle_mw_phys_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
45 int arm920t_handle_read_cache_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
46 int arm920t_handle_read_mmu_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc);
48 /* forward declarations */
49 int arm920t_target_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc, struct target_s *target);
50 int arm920t_init_target(struct command_context_s *cmd_ctx, struct target_s *target);
52 int arm920t_arch_state(struct target_s *target);
53 int arm920t_read_memory(struct target_s *target, u32 address, u32 size, u32 count, u8 *buffer);
54 int arm920t_write_memory(struct target_s *target, u32 address, u32 size, u32 count, u8 *buffer);
55 int arm920t_soft_reset_halt(struct target_s *target);
57 #define ARM920T_CP15_PHYS_ADDR(x, y, z) ((x << 5) | (y << 1) << (z))
59 target_type_t arm920t_target =
64 .arch_state = arm920t_arch_state,
66 .target_request_data = arm7_9_target_request_data,
69 .resume = arm7_9_resume,
72 .assert_reset = arm7_9_assert_reset,
73 .deassert_reset = arm7_9_deassert_reset,
74 .soft_reset_halt = arm920t_soft_reset_halt,
76 .get_gdb_reg_list = armv4_5_get_gdb_reg_list,
78 .read_memory = arm920t_read_memory,
79 .write_memory = arm920t_write_memory,
80 .bulk_write_memory = arm7_9_bulk_write_memory,
81 .checksum_memory = arm7_9_checksum_memory,
83 .run_algorithm = armv4_5_run_algorithm,
85 .add_breakpoint = arm7_9_add_breakpoint,
86 .remove_breakpoint = arm7_9_remove_breakpoint,
87 .add_watchpoint = arm7_9_add_watchpoint,
88 .remove_watchpoint = arm7_9_remove_watchpoint,
90 .register_commands = arm920t_register_commands,
91 .target_command = arm920t_target_command,
92 .init_target = arm920t_init_target,
96 int arm920t_read_cp15_physical(target_t *target, int reg_addr, u32 *value)
98 armv4_5_common_t *armv4_5 = target->arch_info;
99 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
100 arm_jtag_t *jtag_info = &arm7_9->jtag_info;
101 scan_field_t fields[4];
102 u8 access_type_buf = 1;
103 u8 reg_addr_buf = reg_addr & 0x3f;
106 jtag_add_end_state(TAP_RTI);
107 arm_jtag_scann(jtag_info, 0xf);
108 arm_jtag_set_instr(jtag_info, jtag_info->intest_instr, NULL);
110 fields[0].device = jtag_info->chain_pos;
111 fields[0].num_bits = 1;
112 fields[0].out_value = &access_type_buf;
113 fields[0].out_mask = NULL;
114 fields[0].in_value = NULL;
115 fields[0].in_check_value = NULL;
116 fields[0].in_check_mask = NULL;
117 fields[0].in_handler = NULL;
118 fields[0].in_handler_priv = NULL;
120 fields[1].device = jtag_info->chain_pos;
121 fields[1].num_bits = 32;
122 fields[1].out_value = NULL;
123 fields[1].out_mask = NULL;
124 fields[1].in_value = NULL;
125 fields[1].in_check_value = NULL;
126 fields[1].in_check_mask = NULL;
127 fields[1].in_handler = NULL;
128 fields[1].in_handler_priv = NULL;
130 fields[2].device = jtag_info->chain_pos;
131 fields[2].num_bits = 6;
132 fields[2].out_value = ®_addr_buf;
133 fields[2].out_mask = NULL;
134 fields[2].in_value = NULL;
135 fields[2].in_check_value = NULL;
136 fields[2].in_check_mask = NULL;
137 fields[2].in_handler = NULL;
138 fields[2].in_handler_priv = NULL;
140 fields[3].device = jtag_info->chain_pos;
141 fields[3].num_bits = 1;
142 fields[3].out_value = &nr_w_buf;
143 fields[3].out_mask = NULL;
144 fields[3].in_value = NULL;
145 fields[3].in_check_value = NULL;
146 fields[3].in_check_mask = NULL;
147 fields[3].in_handler = NULL;
148 fields[3].in_handler_priv = NULL;
150 jtag_add_dr_scan(4, fields, -1);
152 fields[1].in_handler_priv = value;
153 fields[1].in_handler = arm_jtag_buf_to_u32;
155 jtag_add_dr_scan(4, fields, -1);
157 #ifdef _DEBUG_INSTRUCTION_EXECUTION_
158 jtag_execute_queue();
159 LOG_DEBUG("addr: 0x%x value: %8.8x", reg_addr, *value);
165 int arm920t_write_cp15_physical(target_t *target, int reg_addr, u32 value)
167 armv4_5_common_t *armv4_5 = target->arch_info;
168 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
169 arm_jtag_t *jtag_info = &arm7_9->jtag_info;
170 scan_field_t fields[4];
171 u8 access_type_buf = 1;
172 u8 reg_addr_buf = reg_addr & 0x3f;
176 buf_set_u32(value_buf, 0, 32, value);
178 jtag_add_end_state(TAP_RTI);
179 arm_jtag_scann(jtag_info, 0xf);
180 arm_jtag_set_instr(jtag_info, jtag_info->intest_instr, NULL);
182 fields[0].device = jtag_info->chain_pos;
183 fields[0].num_bits = 1;
184 fields[0].out_value = &access_type_buf;
185 fields[0].out_mask = NULL;
186 fields[0].in_value = NULL;
187 fields[0].in_check_value = NULL;
188 fields[0].in_check_mask = NULL;
189 fields[0].in_handler = NULL;
190 fields[0].in_handler_priv = NULL;
192 fields[1].device = jtag_info->chain_pos;
193 fields[1].num_bits = 32;
194 fields[1].out_value = value_buf;
195 fields[1].out_mask = NULL;
196 fields[1].in_value = NULL;
197 fields[1].in_check_value = NULL;
198 fields[1].in_check_mask = NULL;
199 fields[1].in_handler = NULL;
200 fields[1].in_handler_priv = NULL;
202 fields[2].device = jtag_info->chain_pos;
203 fields[2].num_bits = 6;
204 fields[2].out_value = ®_addr_buf;
205 fields[2].out_mask = NULL;
206 fields[2].in_value = NULL;
207 fields[2].in_check_value = NULL;
208 fields[2].in_check_mask = NULL;
209 fields[2].in_handler = NULL;
210 fields[2].in_handler_priv = NULL;
212 fields[3].device = jtag_info->chain_pos;
213 fields[3].num_bits = 1;
214 fields[3].out_value = &nr_w_buf;
215 fields[3].out_mask = NULL;
216 fields[3].in_value = NULL;
217 fields[3].in_check_value = NULL;
218 fields[3].in_check_mask = NULL;
219 fields[3].in_handler = NULL;
220 fields[3].in_handler_priv = NULL;
222 jtag_add_dr_scan(4, fields, -1);
224 #ifdef _DEBUG_INSTRUCTION_EXECUTION_
225 LOG_DEBUG("addr: 0x%x value: %8.8x", reg_addr, value);
231 int arm920t_execute_cp15(target_t *target, u32 cp15_opcode, u32 arm_opcode)
233 armv4_5_common_t *armv4_5 = target->arch_info;
234 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
235 arm_jtag_t *jtag_info = &arm7_9->jtag_info;
236 scan_field_t fields[4];
237 u8 access_type_buf = 0; /* interpreted access */
238 u8 reg_addr_buf = 0x0;
240 u8 cp15_opcode_buf[4];
242 jtag_add_end_state(TAP_RTI);
243 arm_jtag_scann(jtag_info, 0xf);
244 arm_jtag_set_instr(jtag_info, jtag_info->intest_instr, NULL);
246 buf_set_u32(cp15_opcode_buf, 0, 32, cp15_opcode);
248 fields[0].device = jtag_info->chain_pos;
249 fields[0].num_bits = 1;
250 fields[0].out_value = &access_type_buf;
251 fields[0].out_mask = NULL;
252 fields[0].in_value = NULL;
253 fields[0].in_check_value = NULL;
254 fields[0].in_check_mask = NULL;
255 fields[0].in_handler = NULL;
256 fields[0].in_handler_priv = NULL;
258 fields[1].device = jtag_info->chain_pos;
259 fields[1].num_bits = 32;
260 fields[1].out_value = cp15_opcode_buf;
261 fields[1].out_mask = NULL;
262 fields[1].in_value = NULL;
263 fields[1].in_check_value = NULL;
264 fields[1].in_check_mask = NULL;
265 fields[1].in_handler = NULL;
266 fields[1].in_handler_priv = NULL;
268 fields[2].device = jtag_info->chain_pos;
269 fields[2].num_bits = 6;
270 fields[2].out_value = ®_addr_buf;
271 fields[2].out_mask = NULL;
272 fields[2].in_value = NULL;
273 fields[2].in_check_value = NULL;
274 fields[2].in_check_mask = NULL;
275 fields[2].in_handler = NULL;
276 fields[2].in_handler_priv = NULL;
278 fields[3].device = jtag_info->chain_pos;
279 fields[3].num_bits = 1;
280 fields[3].out_value = &nr_w_buf;
281 fields[3].out_mask = NULL;
282 fields[3].in_value = NULL;
283 fields[3].in_check_value = NULL;
284 fields[3].in_check_mask = NULL;
285 fields[3].in_handler = NULL;
286 fields[3].in_handler_priv = NULL;
288 jtag_add_dr_scan(4, fields, -1);
290 arm9tdmi_clock_out(jtag_info, arm_opcode, 0, NULL, 0);
291 arm9tdmi_clock_out(jtag_info, ARMV4_5_NOP, 0, NULL, 1);
292 arm7_9_execute_sys_speed(target);
294 if (jtag_execute_queue() != ERROR_OK)
296 LOG_ERROR("failed executing JTAG queue, exiting");
303 int arm920t_read_cp15_interpreted(target_t *target, u32 cp15_opcode, u32 address, u32 *value)
305 armv4_5_common_t *armv4_5 = target->arch_info;
310 /* load address into R1 */
312 arm9tdmi_write_core_regs(target, 0x2, regs);
314 /* read-modify-write CP15 test state register
315 * to enable interpreted access mode */
316 arm920t_read_cp15_physical(target, 0x1e, &cp15c15);
317 jtag_execute_queue();
318 cp15c15 |= 1; /* set interpret mode */
319 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
321 /* execute CP15 instruction and ARM load (reading from coprocessor) */
322 arm920t_execute_cp15(target, cp15_opcode, ARMV4_5_LDR(0, 1));
324 /* disable interpreted access mode */
325 cp15c15 &= ~1U; /* clear interpret mode */
326 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
328 /* retrieve value from R0 */
330 arm9tdmi_read_core_regs(target, 0x1, regs_p);
331 jtag_execute_queue();
333 #ifdef _DEBUG_INSTRUCTION_EXECUTION_
334 LOG_DEBUG("cp15_opcode: %8.8x, address: %8.8x, value: %8.8x", cp15_opcode, address, *value);
337 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 0).dirty = 1;
338 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 1).dirty = 1;
343 int arm920t_write_cp15_interpreted(target_t *target, u32 cp15_opcode, u32 value, u32 address)
346 armv4_5_common_t *armv4_5 = target->arch_info;
349 /* load value, address into R0, R1 */
352 arm9tdmi_write_core_regs(target, 0x3, regs);
354 /* read-modify-write CP15 test state register
355 * to enable interpreted access mode */
356 arm920t_read_cp15_physical(target, 0x1e, &cp15c15);
357 jtag_execute_queue();
358 cp15c15 |= 1; /* set interpret mode */
359 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
361 /* execute CP15 instruction and ARM store (writing to coprocessor) */
362 arm920t_execute_cp15(target, cp15_opcode, ARMV4_5_STR(0, 1));
364 /* disable interpreted access mode */
365 cp15c15 &= ~1U; /* set interpret mode */
366 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
368 #ifdef _DEBUG_INSTRUCTION_EXECUTION_
369 LOG_DEBUG("cp15_opcode: %8.8x, value: %8.8x, address: %8.8x", cp15_opcode, value, address);
372 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 0).dirty = 1;
373 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 1).dirty = 1;
378 u32 arm920t_get_ttb(target_t *target)
383 if ((retval = arm920t_read_cp15_interpreted(target, 0xeebf0f51, 0x0, &ttb)) != ERROR_OK)
389 void arm920t_disable_mmu_caches(target_t *target, int mmu, int d_u_cache, int i_cache)
393 /* read cp15 control register */
394 arm920t_read_cp15_physical(target, 0x2, &cp15_control);
395 jtag_execute_queue();
398 cp15_control &= ~0x1U;
401 cp15_control &= ~0x4U;
404 cp15_control &= ~0x1000U;
406 arm920t_write_cp15_physical(target, 0x2, cp15_control);
409 void arm920t_enable_mmu_caches(target_t *target, int mmu, int d_u_cache, int i_cache)
413 /* read cp15 control register */
414 arm920t_read_cp15_physical(target, 0x2, &cp15_control);
415 jtag_execute_queue();
418 cp15_control |= 0x1U;
421 cp15_control |= 0x4U;
424 cp15_control |= 0x1000U;
426 arm920t_write_cp15_physical(target, 0x2, cp15_control);
429 void arm920t_post_debug_entry(target_t *target)
432 armv4_5_common_t *armv4_5 = target->arch_info;
433 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
434 arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
435 arm920t_common_t *arm920t = arm9tdmi->arch_info;
437 /* examine cp15 control reg */
438 arm920t_read_cp15_physical(target, 0x2, &arm920t->cp15_control_reg);
439 jtag_execute_queue();
440 LOG_DEBUG("cp15_control_reg: %8.8x", arm920t->cp15_control_reg);
442 if (arm920t->armv4_5_mmu.armv4_5_cache.ctype == -1)
445 /* identify caches */
446 arm920t_read_cp15_physical(target, 0x1, &cache_type_reg);
447 jtag_execute_queue();
448 armv4_5_identify_cache(cache_type_reg, &arm920t->armv4_5_mmu.armv4_5_cache);
451 arm920t->armv4_5_mmu.mmu_enabled = (arm920t->cp15_control_reg & 0x1U) ? 1 : 0;
452 arm920t->armv4_5_mmu.armv4_5_cache.d_u_cache_enabled = (arm920t->cp15_control_reg & 0x4U) ? 1 : 0;
453 arm920t->armv4_5_mmu.armv4_5_cache.i_cache_enabled = (arm920t->cp15_control_reg & 0x1000U) ? 1 : 0;
455 /* save i/d fault status and address register */
456 arm920t_read_cp15_interpreted(target, 0xee150f10, 0x0, &arm920t->d_fsr);
457 arm920t_read_cp15_interpreted(target, 0xee150f30, 0x0, &arm920t->i_fsr);
458 arm920t_read_cp15_interpreted(target, 0xee160f10, 0x0, &arm920t->d_far);
459 arm920t_read_cp15_interpreted(target, 0xee160f30, 0x0, &arm920t->i_far);
461 LOG_DEBUG("D FSR: 0x%8.8x, D FAR: 0x%8.8x, I FSR: 0x%8.8x, I FAR: 0x%8.8x",
462 arm920t->d_fsr, arm920t->d_far, arm920t->i_fsr, arm920t->i_far);
464 if (arm920t->preserve_cache)
466 /* read-modify-write CP15 test state register
467 * to disable I/D-cache linefills */
468 arm920t_read_cp15_physical(target, 0x1e, &cp15c15);
469 jtag_execute_queue();
471 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
475 void arm920t_pre_restore_context(target_t *target)
478 armv4_5_common_t *armv4_5 = target->arch_info;
479 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
480 arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
481 arm920t_common_t *arm920t = arm9tdmi->arch_info;
483 /* restore i/d fault status and address register */
484 arm920t_write_cp15_interpreted(target, 0xee050f10, arm920t->d_fsr, 0x0);
485 arm920t_write_cp15_interpreted(target, 0xee050f30, arm920t->i_fsr, 0x0);
486 arm920t_write_cp15_interpreted(target, 0xee060f10, arm920t->d_far, 0x0);
487 arm920t_write_cp15_interpreted(target, 0xee060f30, arm920t->i_far, 0x0);
489 /* read-modify-write CP15 test state register
490 * to reenable I/D-cache linefills */
491 if (arm920t->preserve_cache)
493 arm920t_read_cp15_physical(target, 0x1e, &cp15c15);
494 jtag_execute_queue();
496 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
500 int arm920t_get_arch_pointers(target_t *target, armv4_5_common_t **armv4_5_p, arm7_9_common_t **arm7_9_p, arm9tdmi_common_t **arm9tdmi_p, arm920t_common_t **arm920t_p)
502 armv4_5_common_t *armv4_5 = target->arch_info;
503 arm7_9_common_t *arm7_9;
504 arm9tdmi_common_t *arm9tdmi;
505 arm920t_common_t *arm920t;
507 if (armv4_5->common_magic != ARMV4_5_COMMON_MAGIC)
512 arm7_9 = armv4_5->arch_info;
513 if (arm7_9->common_magic != ARM7_9_COMMON_MAGIC)
518 arm9tdmi = arm7_9->arch_info;
519 if (arm9tdmi->common_magic != ARM9TDMI_COMMON_MAGIC)
524 arm920t = arm9tdmi->arch_info;
525 if (arm920t->common_magic != ARM920T_COMMON_MAGIC)
530 *armv4_5_p = armv4_5;
532 *arm9tdmi_p = arm9tdmi;
533 *arm920t_p = arm920t;
538 int arm920t_arch_state(struct target_s *target)
540 armv4_5_common_t *armv4_5 = target->arch_info;
541 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
542 arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
543 arm920t_common_t *arm920t = arm9tdmi->arch_info;
547 "disabled", "enabled"
550 if (armv4_5->common_magic != ARMV4_5_COMMON_MAGIC)
552 LOG_ERROR("BUG: called for a non-ARMv4/5 target");
556 LOG_USER( "target halted in %s state due to %s, current mode: %s\n"
557 "cpsr: 0x%8.8x pc: 0x%8.8x\n"
558 "MMU: %s, D-Cache: %s, I-Cache: %s",
559 armv4_5_state_strings[armv4_5->core_state],
560 target_debug_reason_strings[target->debug_reason],
561 armv4_5_mode_strings[armv4_5_mode_to_number(armv4_5->core_mode)],
562 buf_get_u32(armv4_5->core_cache->reg_list[ARMV4_5_CPSR].value, 0, 32),
563 buf_get_u32(armv4_5->core_cache->reg_list[15].value, 0, 32),
564 state[arm920t->armv4_5_mmu.mmu_enabled],
565 state[arm920t->armv4_5_mmu.armv4_5_cache.d_u_cache_enabled],
566 state[arm920t->armv4_5_mmu.armv4_5_cache.i_cache_enabled]);
571 int arm920t_read_memory(struct target_s *target, u32 address, u32 size, u32 count, u8 *buffer)
575 retval = arm7_9_read_memory(target, address, size, count, buffer);
580 int arm920t_write_memory(struct target_s *target, u32 address, u32 size, u32 count, u8 *buffer)
583 armv4_5_common_t *armv4_5 = target->arch_info;
584 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
585 arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
586 arm920t_common_t *arm920t = arm9tdmi->arch_info;
588 if ((retval = arm7_9_write_memory(target, address, size, count, buffer)) != ERROR_OK)
591 if (((size == 4) || (size == 2)) && (count == 1))
593 if (arm920t->armv4_5_mmu.armv4_5_cache.d_u_cache_enabled)
595 LOG_DEBUG("D-Cache enabled, writing through to main memory");
599 pa = armv4_5_mmu_translate_va(target, &arm920t->armv4_5_mmu, address, &type, &cb, &domain, &ap);
602 /* cacheable & bufferable means write-back region */
604 armv4_5_mmu_write_physical(target, &arm920t->armv4_5_mmu, pa, size, count, buffer);
607 if (arm920t->armv4_5_mmu.armv4_5_cache.i_cache_enabled)
609 LOG_DEBUG("I-Cache enabled, invalidating affected I-Cache line");
610 arm920t_write_cp15_interpreted(target, 0xee070f35, 0x0, address);
617 int arm920t_soft_reset_halt(struct target_s *target)
619 armv4_5_common_t *armv4_5 = target->arch_info;
620 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
621 arm9tdmi_common_t *arm9tdmi = arm7_9->arch_info;
622 arm920t_common_t *arm920t = arm9tdmi->arch_info;
623 reg_t *dbg_stat = &arm7_9->eice_cache->reg_list[EICE_DBG_STAT];
626 target->type->halt(target);
630 if (buf_get_u32(dbg_stat->value, EICE_DBG_STATUS_DBGACK, 1) == 0)
632 embeddedice_read_reg(dbg_stat);
633 jtag_execute_queue();
638 /* do not eat all CPU, time out after 1 se*/
643 LOG_ERROR("Failed to halt CPU after 1 sec");
644 return ERROR_TARGET_TIMEOUT;
647 target->state = TARGET_HALTED;
649 /* SVC, ARM state, IRQ and FIQ disabled */
650 buf_set_u32(armv4_5->core_cache->reg_list[ARMV4_5_CPSR].value, 0, 8, 0xd3);
651 armv4_5->core_cache->reg_list[ARMV4_5_CPSR].dirty = 1;
652 armv4_5->core_cache->reg_list[ARMV4_5_CPSR].valid = 1;
654 /* start fetching from 0x0 */
655 buf_set_u32(armv4_5->core_cache->reg_list[15].value, 0, 32, 0x0);
656 armv4_5->core_cache->reg_list[15].dirty = 1;
657 armv4_5->core_cache->reg_list[15].valid = 1;
659 armv4_5->core_mode = ARMV4_5_MODE_SVC;
660 armv4_5->core_state = ARMV4_5_STATE_ARM;
662 arm920t_disable_mmu_caches(target, 1, 1, 1);
663 arm920t->armv4_5_mmu.mmu_enabled = 0;
664 arm920t->armv4_5_mmu.armv4_5_cache.d_u_cache_enabled = 0;
665 arm920t->armv4_5_mmu.armv4_5_cache.i_cache_enabled = 0;
667 target_call_event_callbacks(target, TARGET_EVENT_HALTED);
672 int arm920t_init_target(struct command_context_s *cmd_ctx, struct target_s *target)
674 arm9tdmi_init_target(cmd_ctx, target);
686 int arm920t_init_arch_info(target_t *target, arm920t_common_t *arm920t, int chain_pos, char *variant)
688 arm9tdmi_common_t *arm9tdmi = &arm920t->arm9tdmi_common;
689 arm7_9_common_t *arm7_9 = &arm9tdmi->arm7_9_common;
691 /* initialize arm9tdmi specific info (including arm7_9 and armv4_5)
693 arm9tdmi_init_arch_info(target, arm9tdmi, chain_pos, variant);
695 arm9tdmi->arch_info = arm920t;
696 arm920t->common_magic = ARM920T_COMMON_MAGIC;
698 arm7_9->post_debug_entry = arm920t_post_debug_entry;
699 arm7_9->pre_restore_context = arm920t_pre_restore_context;
701 arm920t->armv4_5_mmu.armv4_5_cache.ctype = -1;
702 arm920t->armv4_5_mmu.get_ttb = arm920t_get_ttb;
703 arm920t->armv4_5_mmu.read_memory = arm7_9_read_memory;
704 arm920t->armv4_5_mmu.write_memory = arm7_9_write_memory;
705 arm920t->armv4_5_mmu.disable_mmu_caches = arm920t_disable_mmu_caches;
706 arm920t->armv4_5_mmu.enable_mmu_caches = arm920t_enable_mmu_caches;
707 arm920t->armv4_5_mmu.has_tiny_pages = 1;
708 arm920t->armv4_5_mmu.mmu_enabled = 0;
710 /* disabling linefills leads to lockups, so keep them enabled for now
711 * this doesn't affect correctness, but might affect timing issues, if
712 * important data is evicted from the cache during the debug session
714 arm920t->preserve_cache = 0;
716 /* override hw single-step capability from ARM9TDMI */
717 arm7_9->has_single_step = 1;
722 int arm920t_target_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc, struct target_s *target)
725 char *variant = NULL;
726 arm920t_common_t *arm920t = malloc(sizeof(arm920t_common_t));
727 memset(arm920t, 0, sizeof(*arm920t));
731 LOG_ERROR("'target arm920t' requires at least one additional argument");
735 chain_pos = strtoul(args[3], NULL, 0);
740 LOG_DEBUG("chain_pos: %i, variant: %s", chain_pos, variant);
742 arm920t_init_arch_info(target, arm920t, chain_pos, variant);
747 int arm920t_register_commands(struct command_context_s *cmd_ctx)
750 command_t *arm920t_cmd;
753 retval = arm9tdmi_register_commands(cmd_ctx);
755 arm920t_cmd = register_command(cmd_ctx, NULL, "arm920t", NULL, COMMAND_ANY, "arm920t specific commands");
757 register_command(cmd_ctx, arm920t_cmd, "cp15", arm920t_handle_cp15_command, COMMAND_EXEC, "display/modify cp15 register <num> [value]");
758 register_command(cmd_ctx, arm920t_cmd, "cp15i", arm920t_handle_cp15i_command, COMMAND_EXEC, "display/modify cp15 (interpreted access) <opcode> [value] [address]");
759 register_command(cmd_ctx, arm920t_cmd, "cache_info", arm920t_handle_cache_info_command, COMMAND_EXEC, "display information about target caches");
760 register_command(cmd_ctx, arm920t_cmd, "virt2phys", arm920t_handle_virt2phys_command, COMMAND_EXEC, "translate va to pa <va>");
762 register_command(cmd_ctx, arm920t_cmd, "mdw_phys", arm920t_handle_md_phys_command, COMMAND_EXEC, "display memory words <physical addr> [count]");
763 register_command(cmd_ctx, arm920t_cmd, "mdh_phys", arm920t_handle_md_phys_command, COMMAND_EXEC, "display memory half-words <physical addr> [count]");
764 register_command(cmd_ctx, arm920t_cmd, "mdb_phys", arm920t_handle_md_phys_command, COMMAND_EXEC, "display memory bytes <physical addr> [count]");
766 register_command(cmd_ctx, arm920t_cmd, "mww_phys", arm920t_handle_mw_phys_command, COMMAND_EXEC, "write memory word <physical addr> <value>");
767 register_command(cmd_ctx, arm920t_cmd, "mwh_phys", arm920t_handle_mw_phys_command, COMMAND_EXEC, "write memory half-word <physical addr> <value>");
768 register_command(cmd_ctx, arm920t_cmd, "mwb_phys", arm920t_handle_mw_phys_command, COMMAND_EXEC, "write memory byte <physical addr> <value>");
770 register_command(cmd_ctx, arm920t_cmd, "read_cache", arm920t_handle_read_cache_command, COMMAND_EXEC, "display I/D cache content");
771 register_command(cmd_ctx, arm920t_cmd, "read_mmu", arm920t_handle_read_mmu_command, COMMAND_EXEC, "display I/D mmu content");
776 int arm920t_handle_read_cache_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
778 target_t *target = get_current_target(cmd_ctx);
779 armv4_5_common_t *armv4_5;
780 arm7_9_common_t *arm7_9;
781 arm9tdmi_common_t *arm9tdmi;
782 arm920t_common_t *arm920t;
783 arm_jtag_t *jtag_info;
785 u32 cp15_ctrl, cp15_ctrl_saved;
788 u32 C15_C_D_Ind, C15_C_I_Ind;
791 arm920t_cache_line_t d_cache[8][64], i_cache[8][64];
796 command_print(cmd_ctx, "usage: arm920t read_cache <filename>");
800 if ((output = fopen(args[0], "w")) == NULL)
802 LOG_DEBUG("error opening cache content file");
806 for (i = 0; i < 16; i++)
807 regs_p[i] = ®s[i];
809 if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
811 command_print(cmd_ctx, "current target isn't an ARM920t target");
815 jtag_info = &arm7_9->jtag_info;
817 /* disable MMU and Caches */
818 arm920t_read_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0x1, 0), &cp15_ctrl);
819 jtag_execute_queue();
820 cp15_ctrl_saved = cp15_ctrl;
821 cp15_ctrl &= ~(ARMV4_5_MMU_ENABLED | ARMV4_5_D_U_CACHE_ENABLED | ARMV4_5_I_CACHE_ENABLED);
822 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0x1, 0), cp15_ctrl);
824 /* read CP15 test state register */
825 arm920t_read_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), &cp15c15);
826 jtag_execute_queue();
828 /* read DCache content */
829 fprintf(output, "DCache:\n");
831 /* go through segments 0 to nsets (8 on ARM920T, 4 on ARM922T) */
832 for (segment = 0; segment < arm920t->armv4_5_mmu.armv4_5_cache.d_u_size.nsets; segment++)
834 fprintf(output, "\nsegment: %i\n----------", segment);
836 /* Ra: r0 = SBZ(31:8):segment(7:5):SBZ(4:0) */
837 regs[0] = 0x0 | (segment << 5);
838 arm9tdmi_write_core_regs(target, 0x1, regs);
840 /* set interpret mode */
842 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
844 /* D CAM Read, loads current victim into C15.C.D.Ind */
845 arm920t_execute_cp15(target, ARMV4_5_MCR(15,2,0,15,6,2), ARMV4_5_LDR(1, 0));
847 /* read current victim */
848 arm920t_read_cp15_physical(target, 0x3d, &C15_C_D_Ind);
850 /* clear interpret mode */
852 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
854 for (index = 0; index < 64; index++)
856 /* Ra: r0 = index(31:26):SBZ(25:8):segment(7:5):SBZ(4:0) */
857 regs[0] = 0x0 | (segment << 5) | (index << 26);
858 arm9tdmi_write_core_regs(target, 0x1, regs);
860 /* set interpret mode */
862 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
864 /* Write DCache victim */
865 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,9,1,0), ARMV4_5_LDR(1, 0));
868 arm920t_execute_cp15(target, ARMV4_5_MCR(15,2,0,15,10,2), ARMV4_5_LDMIA(0, 0x1fe, 0, 0));
871 arm920t_execute_cp15(target, ARMV4_5_MCR(15,2,0,15,6,2), ARMV4_5_LDR(9, 0));
873 /* clear interpret mode */
875 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
877 /* read D RAM and CAM content */
878 arm9tdmi_read_core_regs(target, 0x3fe, regs_p);
879 jtag_execute_queue();
881 d_cache[segment][index].cam = regs[9];
884 regs[9] &= 0xfffffffe;
885 fprintf(output, "\nsegment: %i, index: %i, CAM: 0x%8.8x, content (%s):\n", segment, index, regs[9], (regs[9] & 0x10) ? "valid" : "invalid");
887 for (i = 1; i < 9; i++)
889 d_cache[segment][index].data[i] = regs[i];
890 fprintf(output, "%i: 0x%8.8x\n", i-1, regs[i]);
895 /* Ra: r0 = index(31:26):SBZ(25:8):segment(7:5):SBZ(4:0) */
896 regs[0] = 0x0 | (segment << 5) | (C15_C_D_Ind << 26);
897 arm9tdmi_write_core_regs(target, 0x1, regs);
899 /* set interpret mode */
901 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
903 /* Write DCache victim */
904 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,9,1,0), ARMV4_5_LDR(1, 0));
906 /* clear interpret mode */
908 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
911 /* read ICache content */
912 fprintf(output, "ICache:\n");
914 /* go through segments 0 to nsets (8 on ARM920T, 4 on ARM922T) */
915 for (segment = 0; segment < arm920t->armv4_5_mmu.armv4_5_cache.d_u_size.nsets; segment++)
917 fprintf(output, "segment: %i\n----------", segment);
919 /* Ra: r0 = SBZ(31:8):segment(7:5):SBZ(4:0) */
920 regs[0] = 0x0 | (segment << 5);
921 arm9tdmi_write_core_regs(target, 0x1, regs);
923 /* set interpret mode */
925 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
927 /* I CAM Read, loads current victim into C15.C.I.Ind */
928 arm920t_execute_cp15(target, ARMV4_5_MCR(15,2,0,15,5,2), ARMV4_5_LDR(1, 0));
930 /* read current victim */
931 arm920t_read_cp15_physical(target, 0x3b, &C15_C_I_Ind);
933 /* clear interpret mode */
935 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
937 for (index = 0; index < 64; index++)
939 /* Ra: r0 = index(31:26):SBZ(25:8):segment(7:5):SBZ(4:0) */
940 regs[0] = 0x0 | (segment << 5) | (index << 26);
941 arm9tdmi_write_core_regs(target, 0x1, regs);
943 /* set interpret mode */
945 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
947 /* Write ICache victim */
948 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,9,1,1), ARMV4_5_LDR(1, 0));
951 arm920t_execute_cp15(target, ARMV4_5_MCR(15,2,0,15,9,2), ARMV4_5_LDMIA(0, 0x1fe, 0, 0));
954 arm920t_execute_cp15(target, ARMV4_5_MCR(15,2,0,15,5,2), ARMV4_5_LDR(9, 0));
956 /* clear interpret mode */
958 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
960 /* read I RAM and CAM content */
961 arm9tdmi_read_core_regs(target, 0x3fe, regs_p);
962 jtag_execute_queue();
964 i_cache[segment][index].cam = regs[9];
967 regs[9] &= 0xfffffffe;
968 fprintf(output, "\nsegment: %i, index: %i, CAM: 0x%8.8x, content (%s):\n", segment, index, regs[9], (regs[9] & 0x10) ? "valid" : "invalid");
970 for (i = 1; i < 9; i++)
972 i_cache[segment][index].data[i] = regs[i];
973 fprintf(output, "%i: 0x%8.8x\n", i-1, regs[i]);
979 /* Ra: r0 = index(31:26):SBZ(25:8):segment(7:5):SBZ(4:0) */
980 regs[0] = 0x0 | (segment << 5) | (C15_C_D_Ind << 26);
981 arm9tdmi_write_core_regs(target, 0x1, regs);
983 /* set interpret mode */
985 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
987 /* Write ICache victim */
988 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,9,1,1), ARMV4_5_LDR(1, 0));
990 /* clear interpret mode */
992 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
995 /* restore CP15 MMU and Cache settings */
996 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0x1, 0), cp15_ctrl_saved);
998 command_print(cmd_ctx, "cache content successfully output to %s", args[0]);
1002 /* mark registers dirty. */
1003 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 0).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 0).valid;
1004 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 1).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 1).valid;
1005 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 2).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 2).valid;
1006 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 3).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 3).valid;
1007 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 4).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 4).valid;
1008 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 5).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 5).valid;
1009 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 6).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 6).valid;
1010 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 7).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 7).valid;
1011 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 8).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 8).valid;
1012 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 9).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 9).valid;
1017 int arm920t_handle_read_mmu_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
1019 target_t *target = get_current_target(cmd_ctx);
1020 armv4_5_common_t *armv4_5;
1021 arm7_9_common_t *arm7_9;
1022 arm9tdmi_common_t *arm9tdmi;
1023 arm920t_common_t *arm920t;
1024 arm_jtag_t *jtag_info;
1026 u32 cp15_ctrl, cp15_ctrl_saved;
1031 u32 Dlockdown, Ilockdown;
1032 arm920t_tlb_entry_t d_tlb[64], i_tlb[64];
1037 command_print(cmd_ctx, "usage: arm920t read_mmu <filename>");
1041 if ((output = fopen(args[0], "w")) == NULL)
1043 LOG_DEBUG("error opening mmu content file");
1047 for (i = 0; i < 16; i++)
1048 regs_p[i] = ®s[i];
1050 if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
1052 command_print(cmd_ctx, "current target isn't an ARM920t target");
1056 jtag_info = &arm7_9->jtag_info;
1058 /* disable MMU and Caches */
1059 arm920t_read_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0x1, 0), &cp15_ctrl);
1060 jtag_execute_queue();
1061 cp15_ctrl_saved = cp15_ctrl;
1062 cp15_ctrl &= ~(ARMV4_5_MMU_ENABLED | ARMV4_5_D_U_CACHE_ENABLED | ARMV4_5_I_CACHE_ENABLED);
1063 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0x1, 0), cp15_ctrl);
1065 /* read CP15 test state register */
1066 arm920t_read_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), &cp15c15);
1067 jtag_execute_queue();
1069 /* prepare reading D TLB content
1072 /* set interpret mode */
1074 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
1076 /* Read D TLB lockdown */
1077 arm920t_execute_cp15(target, ARMV4_5_MRC(15,0,0,10,0,0), ARMV4_5_LDR(1, 0));
1079 /* clear interpret mode */
1081 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
1083 /* read D TLB lockdown stored to r1 */
1084 arm9tdmi_read_core_regs(target, 0x2, regs_p);
1085 jtag_execute_queue();
1086 Dlockdown = regs[1];
1088 for (victim = 0; victim < 64; victim += 8)
1090 /* new lockdown value: base[31:26]:victim[25:20]:SBZ[19:1]:p[0]
1091 * base remains unchanged, victim goes through entries 0 to 63 */
1092 regs[1] = (Dlockdown & 0xfc000000) | (victim << 20);
1093 arm9tdmi_write_core_regs(target, 0x2, regs);
1095 /* set interpret mode */
1097 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
1099 /* Write D TLB lockdown */
1100 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,10,0,0), ARMV4_5_STR(1, 0));
1102 /* Read D TLB CAM */
1103 arm920t_execute_cp15(target, ARMV4_5_MCR(15,4,0,15,6,4), ARMV4_5_LDMIA(0, 0x3fc, 0, 0));
1105 /* clear interpret mode */
1107 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
1109 /* read D TLB CAM content stored to r2-r9 */
1110 arm9tdmi_read_core_regs(target, 0x3fc, regs_p);
1111 jtag_execute_queue();
1113 for (i = 0; i < 8; i++)
1114 d_tlb[victim + i].cam = regs[i + 2];
1117 for (victim = 0; victim < 64; victim++)
1119 /* new lockdown value: base[31:26]:victim[25:20]:SBZ[19:1]:p[0]
1120 * base remains unchanged, victim goes through entries 0 to 63 */
1121 regs[1] = (Dlockdown & 0xfc000000) | (victim << 20);
1122 arm9tdmi_write_core_regs(target, 0x2, regs);
1124 /* set interpret mode */
1126 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
1128 /* Write D TLB lockdown */
1129 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,10,0,0), ARMV4_5_STR(1, 0));
1131 /* Read D TLB RAM1 */
1132 arm920t_execute_cp15(target, ARMV4_5_MCR(15,4,0,15,10,4), ARMV4_5_LDR(2,0));
1134 /* Read D TLB RAM2 */
1135 arm920t_execute_cp15(target, ARMV4_5_MCR(15,4,0,15,2,5), ARMV4_5_LDR(3,0));
1137 /* clear interpret mode */
1139 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
1141 /* read D TLB RAM content stored to r2 and r3 */
1142 arm9tdmi_read_core_regs(target, 0xc, regs_p);
1143 jtag_execute_queue();
1145 d_tlb[victim].ram1 = regs[2];
1146 d_tlb[victim].ram2 = regs[3];
1149 /* restore D TLB lockdown */
1150 regs[1] = Dlockdown;
1151 arm9tdmi_write_core_regs(target, 0x2, regs);
1153 /* Write D TLB lockdown */
1154 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,10,0,0), ARMV4_5_STR(1, 0));
1156 /* prepare reading I TLB content
1159 /* set interpret mode */
1161 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
1163 /* Read I TLB lockdown */
1164 arm920t_execute_cp15(target, ARMV4_5_MRC(15,0,0,10,0,1), ARMV4_5_LDR(1, 0));
1166 /* clear interpret mode */
1168 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
1170 /* read I TLB lockdown stored to r1 */
1171 arm9tdmi_read_core_regs(target, 0x2, regs_p);
1172 jtag_execute_queue();
1173 Ilockdown = regs[1];
1175 for (victim = 0; victim < 64; victim += 8)
1177 /* new lockdown value: base[31:26]:victim[25:20]:SBZ[19:1]:p[0]
1178 * base remains unchanged, victim goes through entries 0 to 63 */
1179 regs[1] = (Ilockdown & 0xfc000000) | (victim << 20);
1180 arm9tdmi_write_core_regs(target, 0x2, regs);
1182 /* set interpret mode */
1184 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
1186 /* Write I TLB lockdown */
1187 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,10,0,1), ARMV4_5_STR(1, 0));
1189 /* Read I TLB CAM */
1190 arm920t_execute_cp15(target, ARMV4_5_MCR(15,4,0,15,5,4), ARMV4_5_LDMIA(0, 0x3fc, 0, 0));
1192 /* clear interpret mode */
1194 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
1196 /* read I TLB CAM content stored to r2-r9 */
1197 arm9tdmi_read_core_regs(target, 0x3fc, regs_p);
1198 jtag_execute_queue();
1200 for (i = 0; i < 8; i++)
1201 i_tlb[i + victim].cam = regs[i + 2];
1204 for (victim = 0; victim < 64; victim++)
1206 /* new lockdown value: base[31:26]:victim[25:20]:SBZ[19:1]:p[0]
1207 * base remains unchanged, victim goes through entries 0 to 63 */
1208 regs[1] = (Dlockdown & 0xfc000000) | (victim << 20);
1209 arm9tdmi_write_core_regs(target, 0x2, regs);
1211 /* set interpret mode */
1213 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0xf, 0), cp15c15);
1215 /* Write I TLB lockdown */
1216 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,10,0,1), ARMV4_5_STR(1, 0));
1218 /* Read I TLB RAM1 */
1219 arm920t_execute_cp15(target, ARMV4_5_MCR(15,4,0,15,9,4), ARMV4_5_LDR(2,0));
1221 /* Read I TLB RAM2 */
1222 arm920t_execute_cp15(target, ARMV4_5_MCR(15,4,0,15,1,5), ARMV4_5_LDR(3,0));
1224 /* clear interpret mode */
1226 arm920t_write_cp15_physical(target, 0x1e, cp15c15);
1228 /* read I TLB RAM content stored to r2 and r3 */
1229 arm9tdmi_read_core_regs(target, 0xc, regs_p);
1230 jtag_execute_queue();
1232 i_tlb[victim].ram1 = regs[2];
1233 i_tlb[victim].ram2 = regs[3];
1236 /* restore I TLB lockdown */
1237 regs[1] = Ilockdown;
1238 arm9tdmi_write_core_regs(target, 0x2, regs);
1240 /* Write I TLB lockdown */
1241 arm920t_execute_cp15(target, ARMV4_5_MCR(15,0,0,10,0,1), ARMV4_5_STR(1, 0));
1243 /* restore CP15 MMU and Cache settings */
1244 arm920t_write_cp15_physical(target, ARM920T_CP15_PHYS_ADDR(0, 0x1, 0), cp15_ctrl_saved);
1246 /* output data to file */
1247 fprintf(output, "D TLB content:\n");
1248 for (i = 0; i < 64; i++)
1250 fprintf(output, "%i: 0x%8.8x 0x%8.8x 0x%8.8x %s\n", i, d_tlb[i].cam, d_tlb[i].ram1, d_tlb[i].ram2, (d_tlb[i].cam & 0x20) ? "(valid)" : "(invalid)");
1253 fprintf(output, "\n\nI TLB content:\n");
1254 for (i = 0; i < 64; i++)
1256 fprintf(output, "%i: 0x%8.8x 0x%8.8x 0x%8.8x %s\n", i, i_tlb[i].cam, i_tlb[i].ram1, i_tlb[i].ram2, (i_tlb[i].cam & 0x20) ? "(valid)" : "(invalid)");
1259 command_print(cmd_ctx, "mmu content successfully output to %s", args[0]);
1263 /* mark registers dirty */
1264 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 0).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 0).valid;
1265 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 1).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 1).valid;
1266 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 2).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 2).valid;
1267 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 3).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 3).valid;
1268 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 4).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 4).valid;
1269 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 5).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 5).valid;
1270 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 6).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 6).valid;
1271 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 7).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 7).valid;
1272 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 8).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 8).valid;
1273 ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 9).dirty = ARMV4_5_CORE_REG_MODE(armv4_5->core_cache, armv4_5->core_mode, 9).valid;
1277 int arm920t_handle_cp15_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
1280 target_t *target = get_current_target(cmd_ctx);
1281 armv4_5_common_t *armv4_5;
1282 arm7_9_common_t *arm7_9;
1283 arm9tdmi_common_t *arm9tdmi;
1284 arm920t_common_t *arm920t;
1285 arm_jtag_t *jtag_info;
1287 if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
1289 command_print(cmd_ctx, "current target isn't an ARM920t target");
1293 jtag_info = &arm7_9->jtag_info;
1295 if (target->state != TARGET_HALTED)
1297 command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
1301 /* one or more argument, access a single register (write if second argument is given */
1304 int address = strtoul(args[0], NULL, 0);
1309 if ((retval = arm920t_read_cp15_physical(target, address, &value)) != ERROR_OK)
1311 command_print(cmd_ctx, "couldn't access reg %i", address);
1314 jtag_execute_queue();
1316 command_print(cmd_ctx, "%i: %8.8x", address, value);
1320 u32 value = strtoul(args[1], NULL, 0);
1321 if ((retval = arm920t_write_cp15_physical(target, address, value)) != ERROR_OK)
1323 command_print(cmd_ctx, "couldn't access reg %i", address);
1326 command_print(cmd_ctx, "%i: %8.8x", address, value);
1333 int arm920t_handle_cp15i_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
1336 target_t *target = get_current_target(cmd_ctx);
1337 armv4_5_common_t *armv4_5;
1338 arm7_9_common_t *arm7_9;
1339 arm9tdmi_common_t *arm9tdmi;
1340 arm920t_common_t *arm920t;
1341 arm_jtag_t *jtag_info;
1343 if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
1345 command_print(cmd_ctx, "current target isn't an ARM920t target");
1349 jtag_info = &arm7_9->jtag_info;
1351 if (target->state != TARGET_HALTED)
1353 command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
1357 /* one or more argument, access a single register (write if second argument is given */
1360 u32 opcode = strtoul(args[0], NULL, 0);
1365 if ((retval = arm920t_read_cp15_interpreted(target, opcode, 0x0, &value)) != ERROR_OK)
1367 command_print(cmd_ctx, "couldn't execute %8.8x", opcode);
1371 command_print(cmd_ctx, "%8.8x: %8.8x", opcode, value);
1375 u32 value = strtoul(args[1], NULL, 0);
1376 if ((retval = arm920t_write_cp15_interpreted(target, opcode, value, 0)) != ERROR_OK)
1378 command_print(cmd_ctx, "couldn't execute %8.8x", opcode);
1381 command_print(cmd_ctx, "%8.8x: %8.8x", opcode, value);
1385 u32 value = strtoul(args[1], NULL, 0);
1386 u32 address = strtoul(args[2], NULL, 0);
1387 if ((retval = arm920t_write_cp15_interpreted(target, opcode, value, address)) != ERROR_OK)
1389 command_print(cmd_ctx, "couldn't execute %8.8x", opcode);
1392 command_print(cmd_ctx, "%8.8x: %8.8x %8.8x", opcode, value, address);
1397 command_print(cmd_ctx, "usage: arm920t cp15i <opcode> [value] [address]");
1403 int arm920t_handle_cache_info_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
1405 target_t *target = get_current_target(cmd_ctx);
1406 armv4_5_common_t *armv4_5;
1407 arm7_9_common_t *arm7_9;
1408 arm9tdmi_common_t *arm9tdmi;
1409 arm920t_common_t *arm920t;
1411 if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
1413 command_print(cmd_ctx, "current target isn't an ARM920t target");
1417 return armv4_5_handle_cache_info_command(cmd_ctx, &arm920t->armv4_5_mmu.armv4_5_cache);
1420 int arm920t_handle_virt2phys_command(command_context_t *cmd_ctx, char *cmd, char **args, int argc)
1422 target_t *target = get_current_target(cmd_ctx);
1423 armv4_5_common_t *armv4_5;
1424 arm7_9_common_t *arm7_9;
1425 arm9tdmi_common_t *arm9tdmi;
1426 arm920t_common_t *arm920t;
1427 arm_jtag_t *jtag_info;
1429 if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
1431 command_print(cmd_ctx, "current target isn't an ARM920t target");
1435 jtag_info = &arm7_9->jtag_info;
1437 if (target->state != TARGET_HALTED)
1439 command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
1443 return armv4_5_mmu_handle_virt2phys_command(cmd_ctx, cmd, args, argc, target, &arm920t->armv4_5_mmu);
1446 int arm920t_handle_md_phys_command(command_context_t *cmd_ctx, char *cmd, char **args, int argc)
1448 target_t *target = get_current_target(cmd_ctx);
1449 armv4_5_common_t *armv4_5;
1450 arm7_9_common_t *arm7_9;
1451 arm9tdmi_common_t *arm9tdmi;
1452 arm920t_common_t *arm920t;
1453 arm_jtag_t *jtag_info;
1455 if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
1457 command_print(cmd_ctx, "current target isn't an ARM920t target");
1461 jtag_info = &arm7_9->jtag_info;
1463 if (target->state != TARGET_HALTED)
1465 command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
1469 return armv4_5_mmu_handle_md_phys_command(cmd_ctx, cmd, args, argc, target, &arm920t->armv4_5_mmu);
1472 int arm920t_handle_mw_phys_command(command_context_t *cmd_ctx, char *cmd, char **args, int argc)
1474 target_t *target = get_current_target(cmd_ctx);
1475 armv4_5_common_t *armv4_5;
1476 arm7_9_common_t *arm7_9;
1477 arm9tdmi_common_t *arm9tdmi;
1478 arm920t_common_t *arm920t;
1479 arm_jtag_t *jtag_info;
1481 if (arm920t_get_arch_pointers(target, &armv4_5, &arm7_9, &arm9tdmi, &arm920t) != ERROR_OK)
1483 command_print(cmd_ctx, "current target isn't an ARM920t target");
1487 jtag_info = &arm7_9->jtag_info;
1489 if (target->state != TARGET_HALTED)
1491 command_print(cmd_ctx, "target must be stopped for \"%s\" command", cmd);
1495 return armv4_5_mmu_handle_mw_phys_command(cmd_ctx, cmd, args, argc, target, &arm920t->armv4_5_mmu);