1 /***************************************************************************
2 * Copyright (C) 2011 by Julius Baxter *
3 * julius@opencores.org *
5 * Copyright (C) 2013 by Marek Czerski *
6 * ma.czerski@gmail.com *
8 * Copyright (C) 2013 by Franck Jullien *
12 * This program is free software; you can redistribute it and/or modify *
13 * it under the terms of the GNU General Public License as published by *
14 * the Free Software Foundation; either version 2 of the License, or *
15 * (at your option) any later version. *
17 * This program is distributed in the hope that it will be useful, *
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
20 * GNU General Public License for more details. *
22 * You should have received a copy of the GNU General Public License *
23 * along with this program; if not, write to the *
24 * Free Software Foundation, Inc., *
25 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
26 ***************************************************************************/
35 #include <target/target.h>
37 /* SPR groups start address */
38 #define GROUP0 (0 << 11)
39 #define GROUP1 (1 << 11)
40 #define GROUP2 (2 << 11)
41 #define GROUP3 (3 << 11)
42 #define GROUP4 (4 << 11)
43 #define GROUP5 (5 << 11)
44 #define GROUP6 (6 << 11)
45 #define GROUP7 (7 << 11)
46 #define GROUP8 (8 << 11)
47 #define GROUP9 (9 << 11)
48 #define GROUP10 (10 << 11)
93 int or1k_jtag_module_selected;
94 uint8_t *current_reg_idx;
95 struct or1k_tap_ip *tap_ip;
96 struct or1k_du *du_core;
97 struct target *target;
101 struct or1k_jtag jtag;
102 struct reg_cache *core_cache;
103 uint32_t core_regs[OR1KNUMCOREREGS];
105 struct or1k_core_reg *arch_info;
108 static inline struct or1k_common *
109 target_to_or1k(struct target *target)
111 return (struct or1k_common *)target->arch_info;
114 struct or1k_core_reg {
116 uint32_t list_num; /* Index in register cache */
117 uint32_t spr_num; /* Number in architecture's SPR space */
118 struct target *target;
119 struct or1k_common *or1k_common;
120 const char *feature; /* feature name in XML tdesc file */
121 const char *group; /* register group in XML tdesc file */
124 struct or1k_core_reg_init {
126 uint32_t spr_num; /* Number in architecture's SPR space */
127 const char *feature; /* feature name in XML tdesc file */
128 const char *group; /* register group in XML tdesc file */
131 /* ORBIS32 Trap instruction */
132 #define OR1K_TRAP_INSTR 0x21000001
134 enum or1k_debug_reg_nums {
135 OR1K_DEBUG_REG_DMR1 = 0,
137 OR1K_DEBUG_REG_DCWR0,
138 OR1K_DEBUG_REG_DCWR1,
144 #define NO_SINGLE_STEP 0
145 #define SINGLE_STEP 1
147 /* OR1K Debug registers and bits needed for resuming */
148 #define OR1K_DEBUG_REG_BASE GROUP6 /* Debug registers Base address */
149 #define OR1K_DMR1_CPU_REG_ADD (OR1K_DEBUG_REG_BASE + 16) /* Debug Mode Register 1 0x3010 */
150 #define OR1K_DMR1_ST 0x00400000 /* Single-step trace */
151 #define OR1K_DMR1_BT 0x00800000 /* Branch trace */
152 #define OR1K_DMR2_WGB 0x003ff000 /* Watchpoints generating breakpoint */
153 #define OR1K_DSR_TE 0x00002000 /* Trap exception */
155 /* OR1K Instruction cache registers needed for invalidating instruction
156 * memory during adding and removing breakpoints.
158 #define OR1K_ICBIR_CPU_REG_ADD ((4 << 11) + 2) /* IC Block Invalidate Register 0x2002 */