4 * Copyright (c) 2013 Atmel Corporation. All rights reserved.
\r
10 * Redistribution and use in source and binary forms, with or without
\r
11 * modification, are permitted provided that the following conditions are met:
\r
13 * 1. Redistributions of source code must retain the above copyright notice,
\r
14 * this list of conditions and the following disclaimer.
\r
16 * 2. Redistributions in binary form must reproduce the above copyright notice,
\r
17 * this list of conditions and the following disclaimer in the documentation
\r
18 * and/or other materials provided with the distribution.
\r
20 * 3. The name of Atmel may not be used to endorse or promote products derived
\r
21 * from this software without specific prior written permission.
\r
23 * 4. This software may only be redistributed and used in connection with an
\r
24 * Atmel microcontroller product.
\r
26 * THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR IMPLIED
\r
27 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
\r
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
\r
29 * EXPRESSLY AND SPECIFICALLY DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR
\r
30 * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
\r
31 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
\r
32 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
\r
33 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
\r
34 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
\r
35 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
\r
36 * POSSIBILITY OF SUCH DAMAGE.
\r
42 #ifndef _SAM4E_UART0_INSTANCE_
\r
43 #define _SAM4E_UART0_INSTANCE_
\r
45 /* ========== Register definition for UART0 peripheral ========== */
\r
46 #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
\r
47 #define REG_UART0_CR (0x400E0600U) /**< \brief (UART0) Control Register */
\r
48 #define REG_UART0_MR (0x400E0604U) /**< \brief (UART0) Mode Register */
\r
49 #define REG_UART0_IER (0x400E0608U) /**< \brief (UART0) Interrupt Enable Register */
\r
50 #define REG_UART0_IDR (0x400E060CU) /**< \brief (UART0) Interrupt Disable Register */
\r
51 #define REG_UART0_IMR (0x400E0610U) /**< \brief (UART0) Interrupt Mask Register */
\r
52 #define REG_UART0_SR (0x400E0614U) /**< \brief (UART0) Status Register */
\r
53 #define REG_UART0_RHR (0x400E0618U) /**< \brief (UART0) Receive Holding Register */
\r
54 #define REG_UART0_THR (0x400E061CU) /**< \brief (UART0) Transmit Holding Register */
\r
55 #define REG_UART0_BRGR (0x400E0620U) /**< \brief (UART0) Baud Rate Generator Register */
\r
56 #define REG_UART0_RPR (0x400E0700U) /**< \brief (UART0) Receive Pointer Register */
\r
57 #define REG_UART0_RCR (0x400E0704U) /**< \brief (UART0) Receive Counter Register */
\r
58 #define REG_UART0_TPR (0x400E0708U) /**< \brief (UART0) Transmit Pointer Register */
\r
59 #define REG_UART0_TCR (0x400E070CU) /**< \brief (UART0) Transmit Counter Register */
\r
60 #define REG_UART0_RNPR (0x400E0710U) /**< \brief (UART0) Receive Next Pointer Register */
\r
61 #define REG_UART0_RNCR (0x400E0714U) /**< \brief (UART0) Receive Next Counter Register */
\r
62 #define REG_UART0_TNPR (0x400E0718U) /**< \brief (UART0) Transmit Next Pointer Register */
\r
63 #define REG_UART0_TNCR (0x400E071CU) /**< \brief (UART0) Transmit Next Counter Register */
\r
64 #define REG_UART0_PTCR (0x400E0720U) /**< \brief (UART0) Transfer Control Register */
\r
65 #define REG_UART0_PTSR (0x400E0724U) /**< \brief (UART0) Transfer Status Register */
\r
67 #define REG_UART0_CR (*(WoReg*)0x400E0600U) /**< \brief (UART0) Control Register */
\r
68 #define REG_UART0_MR (*(RwReg*)0x400E0604U) /**< \brief (UART0) Mode Register */
\r
69 #define REG_UART0_IER (*(WoReg*)0x400E0608U) /**< \brief (UART0) Interrupt Enable Register */
\r
70 #define REG_UART0_IDR (*(WoReg*)0x400E060CU) /**< \brief (UART0) Interrupt Disable Register */
\r
71 #define REG_UART0_IMR (*(RoReg*)0x400E0610U) /**< \brief (UART0) Interrupt Mask Register */
\r
72 #define REG_UART0_SR (*(RoReg*)0x400E0614U) /**< \brief (UART0) Status Register */
\r
73 #define REG_UART0_RHR (*(RoReg*)0x400E0618U) /**< \brief (UART0) Receive Holding Register */
\r
74 #define REG_UART0_THR (*(WoReg*)0x400E061CU) /**< \brief (UART0) Transmit Holding Register */
\r
75 #define REG_UART0_BRGR (*(RwReg*)0x400E0620U) /**< \brief (UART0) Baud Rate Generator Register */
\r
76 #define REG_UART0_RPR (*(RwReg*)0x400E0700U) /**< \brief (UART0) Receive Pointer Register */
\r
77 #define REG_UART0_RCR (*(RwReg*)0x400E0704U) /**< \brief (UART0) Receive Counter Register */
\r
78 #define REG_UART0_TPR (*(RwReg*)0x400E0708U) /**< \brief (UART0) Transmit Pointer Register */
\r
79 #define REG_UART0_TCR (*(RwReg*)0x400E070CU) /**< \brief (UART0) Transmit Counter Register */
\r
80 #define REG_UART0_RNPR (*(RwReg*)0x400E0710U) /**< \brief (UART0) Receive Next Pointer Register */
\r
81 #define REG_UART0_RNCR (*(RwReg*)0x400E0714U) /**< \brief (UART0) Receive Next Counter Register */
\r
82 #define REG_UART0_TNPR (*(RwReg*)0x400E0718U) /**< \brief (UART0) Transmit Next Pointer Register */
\r
83 #define REG_UART0_TNCR (*(RwReg*)0x400E071CU) /**< \brief (UART0) Transmit Next Counter Register */
\r
84 #define REG_UART0_PTCR (*(WoReg*)0x400E0720U) /**< \brief (UART0) Transfer Control Register */
\r
85 #define REG_UART0_PTSR (*(RoReg*)0x400E0724U) /**< \brief (UART0) Transfer Status Register */
\r
86 #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
\r
88 #endif /* _SAM4E_UART0_INSTANCE_ */
\r