2 /*******************************************************************
\r
4 * CAUTION: This file is automatically generated by HSI.
\r
8 * Copyright (C) 2010-2017 Xilinx, Inc. All Rights Reserved.*
\r
9 *Permission is hereby granted, free of charge, to any person obtaining a copy
\r
10 *of this software and associated documentation files (the Software), to deal
\r
11 *in the Software without restriction, including without limitation the rights
\r
12 *to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
\r
13 *copies of the Software, and to permit persons to whom the Software is
\r
14 *furnished to do so, subject to the following conditions:
\r
16 *The above copyright notice and this permission notice shall be included in
\r
17 *all copies or substantial portions of the Software.
\r
19 * Use of the Software is limited solely to applications:
\r
20 *(a) running on a Xilinx device, or
\r
21 *(b) that interact with a Xilinx device through a bus or interconnect.
\r
23 *THE SOFTWARE IS PROVIDED AS IS, WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
\r
24 *IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
\r
25 *FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
\r
26 *XILINX BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
\r
27 *WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
\r
28 *OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
\r
30 *Except as contained in this notice, the name of the Xilinx shall not be used
\r
31 *in advertising or otherwise to promote the sale, use or other dealings in
\r
32 *this Software without prior written authorization from Xilinx.
\r
36 * Description: Driver configuration
\r
38 *******************************************************************/
\r
40 #include "xparameters.h"
\r
41 #include "xipipsu.h"
\r
44 * The configuration table for devices
\r
47 XIpiPsu_Config XIpiPsu_ConfigTable[] =
\r
51 XPAR_PSU_IPI_0_DEVICE_ID,
\r
52 XPAR_PSU_IPI_0_BASE_ADDRESS,
\r
53 XPAR_PSU_IPI_0_BIT_MASK,
\r
54 XPAR_PSU_IPI_0_BUFFER_INDEX,
\r
55 XPAR_PSU_IPI_0_INT_ID,
\r
56 XPAR_XIPIPSU_NUM_TARGETS,
\r
60 XPAR_PSU_IPI_0_BIT_MASK,
\r
61 XPAR_PSU_IPI_0_BUFFER_INDEX
\r
64 XPAR_PSU_IPI_1_BIT_MASK,
\r
65 XPAR_PSU_IPI_1_BUFFER_INDEX
\r
68 XPAR_PSU_IPI_2_BIT_MASK,
\r
69 XPAR_PSU_IPI_2_BUFFER_INDEX
\r
72 XPAR_PSU_IPI_3_BIT_MASK,
\r
73 XPAR_PSU_IPI_3_BUFFER_INDEX
\r
76 XPAR_PSU_IPI_4_BIT_MASK,
\r
77 XPAR_PSU_IPI_4_BUFFER_INDEX
\r
80 XPAR_PSU_IPI_5_BIT_MASK,
\r
81 XPAR_PSU_IPI_5_BUFFER_INDEX
\r
84 XPAR_PSU_IPI_6_BIT_MASK,
\r
85 XPAR_PSU_IPI_6_BUFFER_INDEX
\r
88 XPAR_PSU_IPI_7_BIT_MASK,
\r
89 XPAR_PSU_IPI_7_BUFFER_INDEX
\r
92 XPAR_PSU_IPI_8_BIT_MASK,
\r
93 XPAR_PSU_IPI_8_BUFFER_INDEX
\r
96 XPAR_PSU_IPI_9_BIT_MASK,
\r
97 XPAR_PSU_IPI_9_BUFFER_INDEX
\r
100 XPAR_PSU_IPI_10_BIT_MASK,
\r
101 XPAR_PSU_IPI_10_BUFFER_INDEX
\r
107 XPAR_PSU_IPI_1_DEVICE_ID,
\r
108 XPAR_PSU_IPI_1_BASE_ADDRESS,
\r
109 XPAR_PSU_IPI_1_BIT_MASK,
\r
110 XPAR_PSU_IPI_1_BUFFER_INDEX,
\r
111 XPAR_PSU_IPI_1_INT_ID,
\r
112 XPAR_XIPIPSU_NUM_TARGETS,
\r
116 XPAR_PSU_IPI_0_BIT_MASK,
\r
117 XPAR_PSU_IPI_0_BUFFER_INDEX
\r
120 XPAR_PSU_IPI_1_BIT_MASK,
\r
121 XPAR_PSU_IPI_1_BUFFER_INDEX
\r
124 XPAR_PSU_IPI_2_BIT_MASK,
\r
125 XPAR_PSU_IPI_2_BUFFER_INDEX
\r
128 XPAR_PSU_IPI_3_BIT_MASK,
\r
129 XPAR_PSU_IPI_3_BUFFER_INDEX
\r
132 XPAR_PSU_IPI_4_BIT_MASK,
\r
133 XPAR_PSU_IPI_4_BUFFER_INDEX
\r
136 XPAR_PSU_IPI_5_BIT_MASK,
\r
137 XPAR_PSU_IPI_5_BUFFER_INDEX
\r
140 XPAR_PSU_IPI_6_BIT_MASK,
\r
141 XPAR_PSU_IPI_6_BUFFER_INDEX
\r
144 XPAR_PSU_IPI_7_BIT_MASK,
\r
145 XPAR_PSU_IPI_7_BUFFER_INDEX
\r
148 XPAR_PSU_IPI_8_BIT_MASK,
\r
149 XPAR_PSU_IPI_8_BUFFER_INDEX
\r
152 XPAR_PSU_IPI_9_BIT_MASK,
\r
153 XPAR_PSU_IPI_9_BUFFER_INDEX
\r
156 XPAR_PSU_IPI_10_BIT_MASK,
\r
157 XPAR_PSU_IPI_10_BUFFER_INDEX
\r
163 XPAR_PSU_IPI_2_DEVICE_ID,
\r
164 XPAR_PSU_IPI_2_BASE_ADDRESS,
\r
165 XPAR_PSU_IPI_2_BIT_MASK,
\r
166 XPAR_PSU_IPI_2_BUFFER_INDEX,
\r
167 XPAR_PSU_IPI_2_INT_ID,
\r
168 XPAR_XIPIPSU_NUM_TARGETS,
\r
172 XPAR_PSU_IPI_0_BIT_MASK,
\r
173 XPAR_PSU_IPI_0_BUFFER_INDEX
\r
176 XPAR_PSU_IPI_1_BIT_MASK,
\r
177 XPAR_PSU_IPI_1_BUFFER_INDEX
\r
180 XPAR_PSU_IPI_2_BIT_MASK,
\r
181 XPAR_PSU_IPI_2_BUFFER_INDEX
\r
184 XPAR_PSU_IPI_3_BIT_MASK,
\r
185 XPAR_PSU_IPI_3_BUFFER_INDEX
\r
188 XPAR_PSU_IPI_4_BIT_MASK,
\r
189 XPAR_PSU_IPI_4_BUFFER_INDEX
\r
192 XPAR_PSU_IPI_5_BIT_MASK,
\r
193 XPAR_PSU_IPI_5_BUFFER_INDEX
\r
196 XPAR_PSU_IPI_6_BIT_MASK,
\r
197 XPAR_PSU_IPI_6_BUFFER_INDEX
\r
200 XPAR_PSU_IPI_7_BIT_MASK,
\r
201 XPAR_PSU_IPI_7_BUFFER_INDEX
\r
204 XPAR_PSU_IPI_8_BIT_MASK,
\r
205 XPAR_PSU_IPI_8_BUFFER_INDEX
\r
208 XPAR_PSU_IPI_9_BIT_MASK,
\r
209 XPAR_PSU_IPI_9_BUFFER_INDEX
\r
212 XPAR_PSU_IPI_10_BIT_MASK,
\r
213 XPAR_PSU_IPI_10_BUFFER_INDEX
\r