3 #ifndef __XDDR_XMPU0_CFG_H__
4 #define __XDDR_XMPU0_CFG_H__
12 * XddrXmpu0Cfg Base Address
14 #define XDDR_XMPU0_CFG_BASEADDR 0xFD000000UL
17 * Register: XddrXmpu0CfgCtrl
19 #define XDDR_XMPU0_CFG_CTRL ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000000UL )
20 #define XDDR_XMPU0_CFG_CTRL_RSTVAL 0x00000003UL
22 #define XDDR_XMPU0_CFG_CTRL_ALIGNCFG_SHIFT 3UL
23 #define XDDR_XMPU0_CFG_CTRL_ALIGNCFG_WIDTH 1UL
24 #define XDDR_XMPU0_CFG_CTRL_ALIGNCFG_MASK 0x00000008UL
25 #define XDDR_XMPU0_CFG_CTRL_ALIGNCFG_DEFVAL 0x0UL
27 #define XDDR_XMPU0_CFG_CTRL_POISONCFG_SHIFT 2UL
28 #define XDDR_XMPU0_CFG_CTRL_POISONCFG_WIDTH 1UL
29 #define XDDR_XMPU0_CFG_CTRL_POISONCFG_MASK 0x00000004UL
30 #define XDDR_XMPU0_CFG_CTRL_POISONCFG_DEFVAL 0x0UL
32 #define XDDR_XMPU0_CFG_CTRL_DEFWRALWD_SHIFT 1UL
33 #define XDDR_XMPU0_CFG_CTRL_DEFWRALWD_WIDTH 1UL
34 #define XDDR_XMPU0_CFG_CTRL_DEFWRALWD_MASK 0x00000002UL
35 #define XDDR_XMPU0_CFG_CTRL_DEFWRALWD_DEFVAL 0x1UL
37 #define XDDR_XMPU0_CFG_CTRL_DEFRDALWD_SHIFT 0UL
38 #define XDDR_XMPU0_CFG_CTRL_DEFRDALWD_WIDTH 1UL
39 #define XDDR_XMPU0_CFG_CTRL_DEFRDALWD_MASK 0x00000001UL
40 #define XDDR_XMPU0_CFG_CTRL_DEFRDALWD_DEFVAL 0x1UL
43 * Register: XddrXmpu0CfgErrSts1
45 #define XDDR_XMPU0_CFG_ERR_STS1 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000004UL )
46 #define XDDR_XMPU0_CFG_ERR_STS1_RSTVAL 0x00000000UL
48 #define XDDR_XMPU0_CFG_ERR_STS1_AXI_ADDR_SHIFT 0UL
49 #define XDDR_XMPU0_CFG_ERR_STS1_AXI_ADDR_WIDTH 32UL
50 #define XDDR_XMPU0_CFG_ERR_STS1_AXI_ADDR_MASK 0xffffffffUL
51 #define XDDR_XMPU0_CFG_ERR_STS1_AXI_ADDR_DEFVAL 0x0UL
54 * Register: XddrXmpu0CfgErrSts2
56 #define XDDR_XMPU0_CFG_ERR_STS2 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000008UL )
57 #define XDDR_XMPU0_CFG_ERR_STS2_RSTVAL 0x00000000UL
59 #define XDDR_XMPU0_CFG_ERR_STS2_AXI_ID_SHIFT 0UL
60 #define XDDR_XMPU0_CFG_ERR_STS2_AXI_ID_WIDTH 16UL
61 #define XDDR_XMPU0_CFG_ERR_STS2_AXI_ID_MASK 0x0000ffffUL
62 #define XDDR_XMPU0_CFG_ERR_STS2_AXI_ID_DEFVAL 0x0UL
65 * Register: XddrXmpu0CfgPoison
67 #define XDDR_XMPU0_CFG_POISON ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x0000000CUL )
68 #define XDDR_XMPU0_CFG_POISON_RSTVAL 0x00000000UL
70 #define XDDR_XMPU0_CFG_POISON_ATTRIB_SHIFT 20UL
71 #define XDDR_XMPU0_CFG_POISON_ATTRIB_WIDTH 12UL
72 #define XDDR_XMPU0_CFG_POISON_ATTRIB_MASK 0xfff00000UL
73 #define XDDR_XMPU0_CFG_POISON_ATTRIB_DEFVAL 0x0UL
75 #define XDDR_XMPU0_CFG_POISON_BASE_SHIFT 0UL
76 #define XDDR_XMPU0_CFG_POISON_BASE_WIDTH 20UL
77 #define XDDR_XMPU0_CFG_POISON_BASE_MASK 0x000fffffUL
78 #define XDDR_XMPU0_CFG_POISON_BASE_DEFVAL 0x0UL
81 * Register: XddrXmpu0CfgIsr
83 #define XDDR_XMPU0_CFG_ISR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000010UL )
84 #define XDDR_XMPU0_CFG_ISR_RSTVAL 0x00000000UL
86 #define XDDR_XMPU0_CFG_ISR_SECURTYVIO_SHIFT 3UL
87 #define XDDR_XMPU0_CFG_ISR_SECURTYVIO_WIDTH 1UL
88 #define XDDR_XMPU0_CFG_ISR_SECURTYVIO_MASK 0x00000008UL
89 #define XDDR_XMPU0_CFG_ISR_SECURTYVIO_DEFVAL 0x0UL
91 #define XDDR_XMPU0_CFG_ISR_WRPERMVIO_SHIFT 2UL
92 #define XDDR_XMPU0_CFG_ISR_WRPERMVIO_WIDTH 1UL
93 #define XDDR_XMPU0_CFG_ISR_WRPERMVIO_MASK 0x00000004UL
94 #define XDDR_XMPU0_CFG_ISR_WRPERMVIO_DEFVAL 0x0UL
96 #define XDDR_XMPU0_CFG_ISR_RDPERMVIO_SHIFT 1UL
97 #define XDDR_XMPU0_CFG_ISR_RDPERMVIO_WIDTH 1UL
98 #define XDDR_XMPU0_CFG_ISR_RDPERMVIO_MASK 0x00000002UL
99 #define XDDR_XMPU0_CFG_ISR_RDPERMVIO_DEFVAL 0x0UL
101 #define XDDR_XMPU0_CFG_ISR_INV_APB_SHIFT 0UL
102 #define XDDR_XMPU0_CFG_ISR_INV_APB_WIDTH 1UL
103 #define XDDR_XMPU0_CFG_ISR_INV_APB_MASK 0x00000001UL
104 #define XDDR_XMPU0_CFG_ISR_INV_APB_DEFVAL 0x0UL
107 * Register: XddrXmpu0CfgImr
109 #define XDDR_XMPU0_CFG_IMR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000014UL )
110 #define XDDR_XMPU0_CFG_IMR_RSTVAL 0x0000000fUL
112 #define XDDR_XMPU0_CFG_IMR_SECURTYVIO_SHIFT 3UL
113 #define XDDR_XMPU0_CFG_IMR_SECURTYVIO_WIDTH 1UL
114 #define XDDR_XMPU0_CFG_IMR_SECURTYVIO_MASK 0x00000008UL
115 #define XDDR_XMPU0_CFG_IMR_SECURTYVIO_DEFVAL 0x1UL
117 #define XDDR_XMPU0_CFG_IMR_WRPERMVIO_SHIFT 2UL
118 #define XDDR_XMPU0_CFG_IMR_WRPERMVIO_WIDTH 1UL
119 #define XDDR_XMPU0_CFG_IMR_WRPERMVIO_MASK 0x00000004UL
120 #define XDDR_XMPU0_CFG_IMR_WRPERMVIO_DEFVAL 0x1UL
122 #define XDDR_XMPU0_CFG_IMR_RDPERMVIO_SHIFT 1UL
123 #define XDDR_XMPU0_CFG_IMR_RDPERMVIO_WIDTH 1UL
124 #define XDDR_XMPU0_CFG_IMR_RDPERMVIO_MASK 0x00000002UL
125 #define XDDR_XMPU0_CFG_IMR_RDPERMVIO_DEFVAL 0x1UL
127 #define XDDR_XMPU0_CFG_IMR_INV_APB_SHIFT 0UL
128 #define XDDR_XMPU0_CFG_IMR_INV_APB_WIDTH 1UL
129 #define XDDR_XMPU0_CFG_IMR_INV_APB_MASK 0x00000001UL
130 #define XDDR_XMPU0_CFG_IMR_INV_APB_DEFVAL 0x1UL
133 * Register: XddrXmpu0CfgIen
135 #define XDDR_XMPU0_CFG_IEN ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000018UL )
136 #define XDDR_XMPU0_CFG_IEN_RSTVAL 0x00000000UL
138 #define XDDR_XMPU0_CFG_IEN_SECURTYVIO_SHIFT 3UL
139 #define XDDR_XMPU0_CFG_IEN_SECURTYVIO_WIDTH 1UL
140 #define XDDR_XMPU0_CFG_IEN_SECURTYVIO_MASK 0x00000008UL
141 #define XDDR_XMPU0_CFG_IEN_SECURTYVIO_DEFVAL 0x0UL
143 #define XDDR_XMPU0_CFG_IEN_WRPERMVIO_SHIFT 2UL
144 #define XDDR_XMPU0_CFG_IEN_WRPERMVIO_WIDTH 1UL
145 #define XDDR_XMPU0_CFG_IEN_WRPERMVIO_MASK 0x00000004UL
146 #define XDDR_XMPU0_CFG_IEN_WRPERMVIO_DEFVAL 0x0UL
148 #define XDDR_XMPU0_CFG_IEN_RDPERMVIO_SHIFT 1UL
149 #define XDDR_XMPU0_CFG_IEN_RDPERMVIO_WIDTH 1UL
150 #define XDDR_XMPU0_CFG_IEN_RDPERMVIO_MASK 0x00000002UL
151 #define XDDR_XMPU0_CFG_IEN_RDPERMVIO_DEFVAL 0x0UL
153 #define XDDR_XMPU0_CFG_IEN_INV_APB_SHIFT 0UL
154 #define XDDR_XMPU0_CFG_IEN_INV_APB_WIDTH 1UL
155 #define XDDR_XMPU0_CFG_IEN_INV_APB_MASK 0x00000001UL
156 #define XDDR_XMPU0_CFG_IEN_INV_APB_DEFVAL 0x0UL
159 * Register: XddrXmpu0CfgIds
161 #define XDDR_XMPU0_CFG_IDS ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x0000001CUL )
162 #define XDDR_XMPU0_CFG_IDS_RSTVAL 0x00000000UL
164 #define XDDR_XMPU0_CFG_IDS_SECURTYVIO_SHIFT 3UL
165 #define XDDR_XMPU0_CFG_IDS_SECURTYVIO_WIDTH 1UL
166 #define XDDR_XMPU0_CFG_IDS_SECURTYVIO_MASK 0x00000008UL
167 #define XDDR_XMPU0_CFG_IDS_SECURTYVIO_DEFVAL 0x0UL
169 #define XDDR_XMPU0_CFG_IDS_WRPERMVIO_SHIFT 2UL
170 #define XDDR_XMPU0_CFG_IDS_WRPERMVIO_WIDTH 1UL
171 #define XDDR_XMPU0_CFG_IDS_WRPERMVIO_MASK 0x00000004UL
172 #define XDDR_XMPU0_CFG_IDS_WRPERMVIO_DEFVAL 0x0UL
174 #define XDDR_XMPU0_CFG_IDS_RDPERMVIO_SHIFT 1UL
175 #define XDDR_XMPU0_CFG_IDS_RDPERMVIO_WIDTH 1UL
176 #define XDDR_XMPU0_CFG_IDS_RDPERMVIO_MASK 0x00000002UL
177 #define XDDR_XMPU0_CFG_IDS_RDPERMVIO_DEFVAL 0x0UL
179 #define XDDR_XMPU0_CFG_IDS_INV_APB_SHIFT 0UL
180 #define XDDR_XMPU0_CFG_IDS_INV_APB_WIDTH 1UL
181 #define XDDR_XMPU0_CFG_IDS_INV_APB_MASK 0x00000001UL
182 #define XDDR_XMPU0_CFG_IDS_INV_APB_DEFVAL 0x0UL
185 * Register: XddrXmpu0CfgLock
187 #define XDDR_XMPU0_CFG_LOCK ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000020UL )
188 #define XDDR_XMPU0_CFG_LOCK_RSTVAL 0x00000000UL
190 #define XDDR_XMPU0_CFG_LOCK_REGWRDIS_SHIFT 0UL
191 #define XDDR_XMPU0_CFG_LOCK_REGWRDIS_WIDTH 1UL
192 #define XDDR_XMPU0_CFG_LOCK_REGWRDIS_MASK 0x00000001UL
193 #define XDDR_XMPU0_CFG_LOCK_REGWRDIS_DEFVAL 0x0UL
196 * Register: XddrXmpu0CfgR00Strt
198 #define XDDR_XMPU0_CFG_R00_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000100UL )
199 #define XDDR_XMPU0_CFG_R00_STRT_RSTVAL 0x00000000UL
201 #define XDDR_XMPU0_CFG_R00_STRT_ADDR_SHIFT 0UL
202 #define XDDR_XMPU0_CFG_R00_STRT_ADDR_WIDTH 28UL
203 #define XDDR_XMPU0_CFG_R00_STRT_ADDR_MASK 0x0fffffffUL
204 #define XDDR_XMPU0_CFG_R00_STRT_ADDR_DEFVAL 0x0UL
207 * Register: XddrXmpu0CfgR00End
209 #define XDDR_XMPU0_CFG_R00_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000104UL )
210 #define XDDR_XMPU0_CFG_R00_END_RSTVAL 0x00000000UL
212 #define XDDR_XMPU0_CFG_R00_END_ADDR_SHIFT 0UL
213 #define XDDR_XMPU0_CFG_R00_END_ADDR_WIDTH 28UL
214 #define XDDR_XMPU0_CFG_R00_END_ADDR_MASK 0x0fffffffUL
215 #define XDDR_XMPU0_CFG_R00_END_ADDR_DEFVAL 0x0UL
218 * Register: XddrXmpu0CfgR00Mstr
220 #define XDDR_XMPU0_CFG_R00_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000108UL )
221 #define XDDR_XMPU0_CFG_R00_MSTR_RSTVAL 0x00000000UL
223 #define XDDR_XMPU0_CFG_R00_MSTR_MSK_SHIFT 16UL
224 #define XDDR_XMPU0_CFG_R00_MSTR_MSK_WIDTH 16UL
225 #define XDDR_XMPU0_CFG_R00_MSTR_MSK_MASK 0xffff0000UL
226 #define XDDR_XMPU0_CFG_R00_MSTR_MSK_DEFVAL 0x0UL
228 #define XDDR_XMPU0_CFG_R00_MSTR_ID_SHIFT 0UL
229 #define XDDR_XMPU0_CFG_R00_MSTR_ID_WIDTH 16UL
230 #define XDDR_XMPU0_CFG_R00_MSTR_ID_MASK 0x0000ffffUL
231 #define XDDR_XMPU0_CFG_R00_MSTR_ID_DEFVAL 0x0UL
234 * Register: XddrXmpu0CfgR00
236 #define XDDR_XMPU0_CFG_R00 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x0000010CUL )
237 #define XDDR_XMPU0_CFG_R00_RSTVAL 0x00000008UL
239 #define XDDR_XMPU0_CFG_R00_NSCHKTYPE_SHIFT 4UL
240 #define XDDR_XMPU0_CFG_R00_NSCHKTYPE_WIDTH 1UL
241 #define XDDR_XMPU0_CFG_R00_NSCHKTYPE_MASK 0x00000010UL
242 #define XDDR_XMPU0_CFG_R00_NSCHKTYPE_DEFVAL 0x0UL
244 #define XDDR_XMPU0_CFG_R00_REGNNS_SHIFT 3UL
245 #define XDDR_XMPU0_CFG_R00_REGNNS_WIDTH 1UL
246 #define XDDR_XMPU0_CFG_R00_REGNNS_MASK 0x00000008UL
247 #define XDDR_XMPU0_CFG_R00_REGNNS_DEFVAL 0x1UL
249 #define XDDR_XMPU0_CFG_R00_WRALWD_SHIFT 2UL
250 #define XDDR_XMPU0_CFG_R00_WRALWD_WIDTH 1UL
251 #define XDDR_XMPU0_CFG_R00_WRALWD_MASK 0x00000004UL
252 #define XDDR_XMPU0_CFG_R00_WRALWD_DEFVAL 0x0UL
254 #define XDDR_XMPU0_CFG_R00_RDALWD_SHIFT 1UL
255 #define XDDR_XMPU0_CFG_R00_RDALWD_WIDTH 1UL
256 #define XDDR_XMPU0_CFG_R00_RDALWD_MASK 0x00000002UL
257 #define XDDR_XMPU0_CFG_R00_RDALWD_DEFVAL 0x0UL
259 #define XDDR_XMPU0_CFG_R00_EN_SHIFT 0UL
260 #define XDDR_XMPU0_CFG_R00_EN_WIDTH 1UL
261 #define XDDR_XMPU0_CFG_R00_EN_MASK 0x00000001UL
262 #define XDDR_XMPU0_CFG_R00_EN_DEFVAL 0x0UL
265 * Register: XddrXmpu0CfgR01Strt
267 #define XDDR_XMPU0_CFG_R01_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000110UL )
268 #define XDDR_XMPU0_CFG_R01_STRT_RSTVAL 0x00000000UL
270 #define XDDR_XMPU0_CFG_R01_STRT_ADDR_SHIFT 0UL
271 #define XDDR_XMPU0_CFG_R01_STRT_ADDR_WIDTH 28UL
272 #define XDDR_XMPU0_CFG_R01_STRT_ADDR_MASK 0x0fffffffUL
273 #define XDDR_XMPU0_CFG_R01_STRT_ADDR_DEFVAL 0x0UL
276 * Register: XddrXmpu0CfgR01End
278 #define XDDR_XMPU0_CFG_R01_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000114UL )
279 #define XDDR_XMPU0_CFG_R01_END_RSTVAL 0x00000000UL
281 #define XDDR_XMPU0_CFG_R01_END_ADDR_SHIFT 0UL
282 #define XDDR_XMPU0_CFG_R01_END_ADDR_WIDTH 28UL
283 #define XDDR_XMPU0_CFG_R01_END_ADDR_MASK 0x0fffffffUL
284 #define XDDR_XMPU0_CFG_R01_END_ADDR_DEFVAL 0x0UL
287 * Register: XddrXmpu0CfgR01Mstr
289 #define XDDR_XMPU0_CFG_R01_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000118UL )
290 #define XDDR_XMPU0_CFG_R01_MSTR_RSTVAL 0x00000000UL
292 #define XDDR_XMPU0_CFG_R01_MSTR_MSK_SHIFT 16UL
293 #define XDDR_XMPU0_CFG_R01_MSTR_MSK_WIDTH 16UL
294 #define XDDR_XMPU0_CFG_R01_MSTR_MSK_MASK 0xffff0000UL
295 #define XDDR_XMPU0_CFG_R01_MSTR_MSK_DEFVAL 0x0UL
297 #define XDDR_XMPU0_CFG_R01_MSTR_ID_SHIFT 0UL
298 #define XDDR_XMPU0_CFG_R01_MSTR_ID_WIDTH 16UL
299 #define XDDR_XMPU0_CFG_R01_MSTR_ID_MASK 0x0000ffffUL
300 #define XDDR_XMPU0_CFG_R01_MSTR_ID_DEFVAL 0x0UL
303 * Register: XddrXmpu0CfgR01
305 #define XDDR_XMPU0_CFG_R01 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x0000011CUL )
306 #define XDDR_XMPU0_CFG_R01_RSTVAL 0x00000008UL
308 #define XDDR_XMPU0_CFG_R01_NSCHKTYPE_SHIFT 4UL
309 #define XDDR_XMPU0_CFG_R01_NSCHKTYPE_WIDTH 1UL
310 #define XDDR_XMPU0_CFG_R01_NSCHKTYPE_MASK 0x00000010UL
311 #define XDDR_XMPU0_CFG_R01_NSCHKTYPE_DEFVAL 0x0UL
313 #define XDDR_XMPU0_CFG_R01_REGNNS_SHIFT 3UL
314 #define XDDR_XMPU0_CFG_R01_REGNNS_WIDTH 1UL
315 #define XDDR_XMPU0_CFG_R01_REGNNS_MASK 0x00000008UL
316 #define XDDR_XMPU0_CFG_R01_REGNNS_DEFVAL 0x1UL
318 #define XDDR_XMPU0_CFG_R01_WRALWD_SHIFT 2UL
319 #define XDDR_XMPU0_CFG_R01_WRALWD_WIDTH 1UL
320 #define XDDR_XMPU0_CFG_R01_WRALWD_MASK 0x00000004UL
321 #define XDDR_XMPU0_CFG_R01_WRALWD_DEFVAL 0x0UL
323 #define XDDR_XMPU0_CFG_R01_RDALWD_SHIFT 1UL
324 #define XDDR_XMPU0_CFG_R01_RDALWD_WIDTH 1UL
325 #define XDDR_XMPU0_CFG_R01_RDALWD_MASK 0x00000002UL
326 #define XDDR_XMPU0_CFG_R01_RDALWD_DEFVAL 0x0UL
328 #define XDDR_XMPU0_CFG_R01_EN_SHIFT 0UL
329 #define XDDR_XMPU0_CFG_R01_EN_WIDTH 1UL
330 #define XDDR_XMPU0_CFG_R01_EN_MASK 0x00000001UL
331 #define XDDR_XMPU0_CFG_R01_EN_DEFVAL 0x0UL
334 * Register: XddrXmpu0CfgR02Strt
336 #define XDDR_XMPU0_CFG_R02_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000120UL )
337 #define XDDR_XMPU0_CFG_R02_STRT_RSTVAL 0x00000000UL
339 #define XDDR_XMPU0_CFG_R02_STRT_ADDR_SHIFT 0UL
340 #define XDDR_XMPU0_CFG_R02_STRT_ADDR_WIDTH 28UL
341 #define XDDR_XMPU0_CFG_R02_STRT_ADDR_MASK 0x0fffffffUL
342 #define XDDR_XMPU0_CFG_R02_STRT_ADDR_DEFVAL 0x0UL
345 * Register: XddrXmpu0CfgR02End
347 #define XDDR_XMPU0_CFG_R02_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000124UL )
348 #define XDDR_XMPU0_CFG_R02_END_RSTVAL 0x00000000UL
350 #define XDDR_XMPU0_CFG_R02_END_ADDR_SHIFT 0UL
351 #define XDDR_XMPU0_CFG_R02_END_ADDR_WIDTH 28UL
352 #define XDDR_XMPU0_CFG_R02_END_ADDR_MASK 0x0fffffffUL
353 #define XDDR_XMPU0_CFG_R02_END_ADDR_DEFVAL 0x0UL
356 * Register: XddrXmpu0CfgR02Mstr
358 #define XDDR_XMPU0_CFG_R02_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000128UL )
359 #define XDDR_XMPU0_CFG_R02_MSTR_RSTVAL 0x00000000UL
361 #define XDDR_XMPU0_CFG_R02_MSTR_MSK_SHIFT 16UL
362 #define XDDR_XMPU0_CFG_R02_MSTR_MSK_WIDTH 16UL
363 #define XDDR_XMPU0_CFG_R02_MSTR_MSK_MASK 0xffff0000UL
364 #define XDDR_XMPU0_CFG_R02_MSTR_MSK_DEFVAL 0x0UL
366 #define XDDR_XMPU0_CFG_R02_MSTR_ID_SHIFT 0UL
367 #define XDDR_XMPU0_CFG_R02_MSTR_ID_WIDTH 16UL
368 #define XDDR_XMPU0_CFG_R02_MSTR_ID_MASK 0x0000ffffUL
369 #define XDDR_XMPU0_CFG_R02_MSTR_ID_DEFVAL 0x0UL
372 * Register: XddrXmpu0CfgR02
374 #define XDDR_XMPU0_CFG_R02 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x0000012CUL )
375 #define XDDR_XMPU0_CFG_R02_RSTVAL 0x00000008UL
377 #define XDDR_XMPU0_CFG_R02_NSCHKTYPE_SHIFT 4UL
378 #define XDDR_XMPU0_CFG_R02_NSCHKTYPE_WIDTH 1UL
379 #define XDDR_XMPU0_CFG_R02_NSCHKTYPE_MASK 0x00000010UL
380 #define XDDR_XMPU0_CFG_R02_NSCHKTYPE_DEFVAL 0x0UL
382 #define XDDR_XMPU0_CFG_R02_REGNNS_SHIFT 3UL
383 #define XDDR_XMPU0_CFG_R02_REGNNS_WIDTH 1UL
384 #define XDDR_XMPU0_CFG_R02_REGNNS_MASK 0x00000008UL
385 #define XDDR_XMPU0_CFG_R02_REGNNS_DEFVAL 0x1UL
387 #define XDDR_XMPU0_CFG_R02_WRALWD_SHIFT 2UL
388 #define XDDR_XMPU0_CFG_R02_WRALWD_WIDTH 1UL
389 #define XDDR_XMPU0_CFG_R02_WRALWD_MASK 0x00000004UL
390 #define XDDR_XMPU0_CFG_R02_WRALWD_DEFVAL 0x0UL
392 #define XDDR_XMPU0_CFG_R02_RDALWD_SHIFT 1UL
393 #define XDDR_XMPU0_CFG_R02_RDALWD_WIDTH 1UL
394 #define XDDR_XMPU0_CFG_R02_RDALWD_MASK 0x00000002UL
395 #define XDDR_XMPU0_CFG_R02_RDALWD_DEFVAL 0x0UL
397 #define XDDR_XMPU0_CFG_R02_EN_SHIFT 0UL
398 #define XDDR_XMPU0_CFG_R02_EN_WIDTH 1UL
399 #define XDDR_XMPU0_CFG_R02_EN_MASK 0x00000001UL
400 #define XDDR_XMPU0_CFG_R02_EN_DEFVAL 0x0UL
403 * Register: XddrXmpu0CfgR03Strt
405 #define XDDR_XMPU0_CFG_R03_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000130UL )
406 #define XDDR_XMPU0_CFG_R03_STRT_RSTVAL 0x00000000UL
408 #define XDDR_XMPU0_CFG_R03_STRT_ADDR_SHIFT 0UL
409 #define XDDR_XMPU0_CFG_R03_STRT_ADDR_WIDTH 28UL
410 #define XDDR_XMPU0_CFG_R03_STRT_ADDR_MASK 0x0fffffffUL
411 #define XDDR_XMPU0_CFG_R03_STRT_ADDR_DEFVAL 0x0UL
414 * Register: XddrXmpu0CfgR03End
416 #define XDDR_XMPU0_CFG_R03_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000134UL )
417 #define XDDR_XMPU0_CFG_R03_END_RSTVAL 0x00000000UL
419 #define XDDR_XMPU0_CFG_R03_END_ADDR_SHIFT 0UL
420 #define XDDR_XMPU0_CFG_R03_END_ADDR_WIDTH 28UL
421 #define XDDR_XMPU0_CFG_R03_END_ADDR_MASK 0x0fffffffUL
422 #define XDDR_XMPU0_CFG_R03_END_ADDR_DEFVAL 0x0UL
425 * Register: XddrXmpu0CfgR03Mstr
427 #define XDDR_XMPU0_CFG_R03_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000138UL )
428 #define XDDR_XMPU0_CFG_R03_MSTR_RSTVAL 0x00000000UL
430 #define XDDR_XMPU0_CFG_R03_MSTR_MSK_SHIFT 16UL
431 #define XDDR_XMPU0_CFG_R03_MSTR_MSK_WIDTH 16UL
432 #define XDDR_XMPU0_CFG_R03_MSTR_MSK_MASK 0xffff0000UL
433 #define XDDR_XMPU0_CFG_R03_MSTR_MSK_DEFVAL 0x0UL
435 #define XDDR_XMPU0_CFG_R03_MSTR_ID_SHIFT 0UL
436 #define XDDR_XMPU0_CFG_R03_MSTR_ID_WIDTH 16UL
437 #define XDDR_XMPU0_CFG_R03_MSTR_ID_MASK 0x0000ffffUL
438 #define XDDR_XMPU0_CFG_R03_MSTR_ID_DEFVAL 0x0UL
441 * Register: XddrXmpu0CfgR03
443 #define XDDR_XMPU0_CFG_R03 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x0000013CUL )
444 #define XDDR_XMPU0_CFG_R03_RSTVAL 0x00000008UL
446 #define XDDR_XMPU0_CFG_R03_NSCHKTYPE_SHIFT 4UL
447 #define XDDR_XMPU0_CFG_R03_NSCHKTYPE_WIDTH 1UL
448 #define XDDR_XMPU0_CFG_R03_NSCHKTYPE_MASK 0x00000010UL
449 #define XDDR_XMPU0_CFG_R03_NSCHKTYPE_DEFVAL 0x0UL
451 #define XDDR_XMPU0_CFG_R03_REGNNS_SHIFT 3UL
452 #define XDDR_XMPU0_CFG_R03_REGNNS_WIDTH 1UL
453 #define XDDR_XMPU0_CFG_R03_REGNNS_MASK 0x00000008UL
454 #define XDDR_XMPU0_CFG_R03_REGNNS_DEFVAL 0x1UL
456 #define XDDR_XMPU0_CFG_R03_WRALWD_SHIFT 2UL
457 #define XDDR_XMPU0_CFG_R03_WRALWD_WIDTH 1UL
458 #define XDDR_XMPU0_CFG_R03_WRALWD_MASK 0x00000004UL
459 #define XDDR_XMPU0_CFG_R03_WRALWD_DEFVAL 0x0UL
461 #define XDDR_XMPU0_CFG_R03_RDALWD_SHIFT 1UL
462 #define XDDR_XMPU0_CFG_R03_RDALWD_WIDTH 1UL
463 #define XDDR_XMPU0_CFG_R03_RDALWD_MASK 0x00000002UL
464 #define XDDR_XMPU0_CFG_R03_RDALWD_DEFVAL 0x0UL
466 #define XDDR_XMPU0_CFG_R03_EN_SHIFT 0UL
467 #define XDDR_XMPU0_CFG_R03_EN_WIDTH 1UL
468 #define XDDR_XMPU0_CFG_R03_EN_MASK 0x00000001UL
469 #define XDDR_XMPU0_CFG_R03_EN_DEFVAL 0x0UL
472 * Register: XddrXmpu0CfgR04Strt
474 #define XDDR_XMPU0_CFG_R04_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000140UL )
475 #define XDDR_XMPU0_CFG_R04_STRT_RSTVAL 0x00000000UL
477 #define XDDR_XMPU0_CFG_R04_STRT_ADDR_SHIFT 0UL
478 #define XDDR_XMPU0_CFG_R04_STRT_ADDR_WIDTH 28UL
479 #define XDDR_XMPU0_CFG_R04_STRT_ADDR_MASK 0x0fffffffUL
480 #define XDDR_XMPU0_CFG_R04_STRT_ADDR_DEFVAL 0x0UL
483 * Register: XddrXmpu0CfgR04End
485 #define XDDR_XMPU0_CFG_R04_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000144UL )
486 #define XDDR_XMPU0_CFG_R04_END_RSTVAL 0x00000000UL
488 #define XDDR_XMPU0_CFG_R04_END_ADDR_SHIFT 0UL
489 #define XDDR_XMPU0_CFG_R04_END_ADDR_WIDTH 28UL
490 #define XDDR_XMPU0_CFG_R04_END_ADDR_MASK 0x0fffffffUL
491 #define XDDR_XMPU0_CFG_R04_END_ADDR_DEFVAL 0x0UL
494 * Register: XddrXmpu0CfgR04Mstr
496 #define XDDR_XMPU0_CFG_R04_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000148UL )
497 #define XDDR_XMPU0_CFG_R04_MSTR_RSTVAL 0x00000000UL
499 #define XDDR_XMPU0_CFG_R04_MSTR_MSK_SHIFT 16UL
500 #define XDDR_XMPU0_CFG_R04_MSTR_MSK_WIDTH 16UL
501 #define XDDR_XMPU0_CFG_R04_MSTR_MSK_MASK 0xffff0000UL
502 #define XDDR_XMPU0_CFG_R04_MSTR_MSK_DEFVAL 0x0UL
504 #define XDDR_XMPU0_CFG_R04_MSTR_ID_SHIFT 0UL
505 #define XDDR_XMPU0_CFG_R04_MSTR_ID_WIDTH 16UL
506 #define XDDR_XMPU0_CFG_R04_MSTR_ID_MASK 0x0000ffffUL
507 #define XDDR_XMPU0_CFG_R04_MSTR_ID_DEFVAL 0x0UL
510 * Register: XddrXmpu0CfgR04
512 #define XDDR_XMPU0_CFG_R04 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x0000014CUL )
513 #define XDDR_XMPU0_CFG_R04_RSTVAL 0x00000008UL
515 #define XDDR_XMPU0_CFG_R04_NSCHKTYPE_SHIFT 4UL
516 #define XDDR_XMPU0_CFG_R04_NSCHKTYPE_WIDTH 1UL
517 #define XDDR_XMPU0_CFG_R04_NSCHKTYPE_MASK 0x00000010UL
518 #define XDDR_XMPU0_CFG_R04_NSCHKTYPE_DEFVAL 0x0UL
520 #define XDDR_XMPU0_CFG_R04_REGNNS_SHIFT 3UL
521 #define XDDR_XMPU0_CFG_R04_REGNNS_WIDTH 1UL
522 #define XDDR_XMPU0_CFG_R04_REGNNS_MASK 0x00000008UL
523 #define XDDR_XMPU0_CFG_R04_REGNNS_DEFVAL 0x1UL
525 #define XDDR_XMPU0_CFG_R04_WRALWD_SHIFT 2UL
526 #define XDDR_XMPU0_CFG_R04_WRALWD_WIDTH 1UL
527 #define XDDR_XMPU0_CFG_R04_WRALWD_MASK 0x00000004UL
528 #define XDDR_XMPU0_CFG_R04_WRALWD_DEFVAL 0x0UL
530 #define XDDR_XMPU0_CFG_R04_RDALWD_SHIFT 1UL
531 #define XDDR_XMPU0_CFG_R04_RDALWD_WIDTH 1UL
532 #define XDDR_XMPU0_CFG_R04_RDALWD_MASK 0x00000002UL
533 #define XDDR_XMPU0_CFG_R04_RDALWD_DEFVAL 0x0UL
535 #define XDDR_XMPU0_CFG_R04_EN_SHIFT 0UL
536 #define XDDR_XMPU0_CFG_R04_EN_WIDTH 1UL
537 #define XDDR_XMPU0_CFG_R04_EN_MASK 0x00000001UL
538 #define XDDR_XMPU0_CFG_R04_EN_DEFVAL 0x0UL
541 * Register: XddrXmpu0CfgR05Strt
543 #define XDDR_XMPU0_CFG_R05_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000150UL )
544 #define XDDR_XMPU0_CFG_R05_STRT_RSTVAL 0x00000000UL
546 #define XDDR_XMPU0_CFG_R05_STRT_ADDR_SHIFT 0UL
547 #define XDDR_XMPU0_CFG_R05_STRT_ADDR_WIDTH 28UL
548 #define XDDR_XMPU0_CFG_R05_STRT_ADDR_MASK 0x0fffffffUL
549 #define XDDR_XMPU0_CFG_R05_STRT_ADDR_DEFVAL 0x0UL
552 * Register: XddrXmpu0CfgR05End
554 #define XDDR_XMPU0_CFG_R05_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000154UL )
555 #define XDDR_XMPU0_CFG_R05_END_RSTVAL 0x00000000UL
557 #define XDDR_XMPU0_CFG_R05_END_ADDR_SHIFT 0UL
558 #define XDDR_XMPU0_CFG_R05_END_ADDR_WIDTH 28UL
559 #define XDDR_XMPU0_CFG_R05_END_ADDR_MASK 0x0fffffffUL
560 #define XDDR_XMPU0_CFG_R05_END_ADDR_DEFVAL 0x0UL
563 * Register: XddrXmpu0CfgR05Mstr
565 #define XDDR_XMPU0_CFG_R05_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000158UL )
566 #define XDDR_XMPU0_CFG_R05_MSTR_RSTVAL 0x00000000UL
568 #define XDDR_XMPU0_CFG_R05_MSTR_MSK_SHIFT 16UL
569 #define XDDR_XMPU0_CFG_R05_MSTR_MSK_WIDTH 16UL
570 #define XDDR_XMPU0_CFG_R05_MSTR_MSK_MASK 0xffff0000UL
571 #define XDDR_XMPU0_CFG_R05_MSTR_MSK_DEFVAL 0x0UL
573 #define XDDR_XMPU0_CFG_R05_MSTR_ID_SHIFT 0UL
574 #define XDDR_XMPU0_CFG_R05_MSTR_ID_WIDTH 16UL
575 #define XDDR_XMPU0_CFG_R05_MSTR_ID_MASK 0x0000ffffUL
576 #define XDDR_XMPU0_CFG_R05_MSTR_ID_DEFVAL 0x0UL
579 * Register: XddrXmpu0CfgR05
581 #define XDDR_XMPU0_CFG_R05 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x0000015CUL )
582 #define XDDR_XMPU0_CFG_R05_RSTVAL 0x00000008UL
584 #define XDDR_XMPU0_CFG_R05_NSCHKTYPE_SHIFT 4UL
585 #define XDDR_XMPU0_CFG_R05_NSCHKTYPE_WIDTH 1UL
586 #define XDDR_XMPU0_CFG_R05_NSCHKTYPE_MASK 0x00000010UL
587 #define XDDR_XMPU0_CFG_R05_NSCHKTYPE_DEFVAL 0x0UL
589 #define XDDR_XMPU0_CFG_R05_REGNNS_SHIFT 3UL
590 #define XDDR_XMPU0_CFG_R05_REGNNS_WIDTH 1UL
591 #define XDDR_XMPU0_CFG_R05_REGNNS_MASK 0x00000008UL
592 #define XDDR_XMPU0_CFG_R05_REGNNS_DEFVAL 0x1UL
594 #define XDDR_XMPU0_CFG_R05_WRALWD_SHIFT 2UL
595 #define XDDR_XMPU0_CFG_R05_WRALWD_WIDTH 1UL
596 #define XDDR_XMPU0_CFG_R05_WRALWD_MASK 0x00000004UL
597 #define XDDR_XMPU0_CFG_R05_WRALWD_DEFVAL 0x0UL
599 #define XDDR_XMPU0_CFG_R05_RDALWD_SHIFT 1UL
600 #define XDDR_XMPU0_CFG_R05_RDALWD_WIDTH 1UL
601 #define XDDR_XMPU0_CFG_R05_RDALWD_MASK 0x00000002UL
602 #define XDDR_XMPU0_CFG_R05_RDALWD_DEFVAL 0x0UL
604 #define XDDR_XMPU0_CFG_R05_EN_SHIFT 0UL
605 #define XDDR_XMPU0_CFG_R05_EN_WIDTH 1UL
606 #define XDDR_XMPU0_CFG_R05_EN_MASK 0x00000001UL
607 #define XDDR_XMPU0_CFG_R05_EN_DEFVAL 0x0UL
610 * Register: XddrXmpu0CfgR06Strt
612 #define XDDR_XMPU0_CFG_R06_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000160UL )
613 #define XDDR_XMPU0_CFG_R06_STRT_RSTVAL 0x00000000UL
615 #define XDDR_XMPU0_CFG_R06_STRT_ADDR_SHIFT 0UL
616 #define XDDR_XMPU0_CFG_R06_STRT_ADDR_WIDTH 28UL
617 #define XDDR_XMPU0_CFG_R06_STRT_ADDR_MASK 0x0fffffffUL
618 #define XDDR_XMPU0_CFG_R06_STRT_ADDR_DEFVAL 0x0UL
621 * Register: XddrXmpu0CfgR06End
623 #define XDDR_XMPU0_CFG_R06_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000164UL )
624 #define XDDR_XMPU0_CFG_R06_END_RSTVAL 0x00000000UL
626 #define XDDR_XMPU0_CFG_R06_END_ADDR_SHIFT 0UL
627 #define XDDR_XMPU0_CFG_R06_END_ADDR_WIDTH 28UL
628 #define XDDR_XMPU0_CFG_R06_END_ADDR_MASK 0x0fffffffUL
629 #define XDDR_XMPU0_CFG_R06_END_ADDR_DEFVAL 0x0UL
632 * Register: XddrXmpu0CfgR06Mstr
634 #define XDDR_XMPU0_CFG_R06_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000168UL )
635 #define XDDR_XMPU0_CFG_R06_MSTR_RSTVAL 0x00000000UL
637 #define XDDR_XMPU0_CFG_R06_MSTR_MSK_SHIFT 16UL
638 #define XDDR_XMPU0_CFG_R06_MSTR_MSK_WIDTH 16UL
639 #define XDDR_XMPU0_CFG_R06_MSTR_MSK_MASK 0xffff0000UL
640 #define XDDR_XMPU0_CFG_R06_MSTR_MSK_DEFVAL 0x0UL
642 #define XDDR_XMPU0_CFG_R06_MSTR_ID_SHIFT 0UL
643 #define XDDR_XMPU0_CFG_R06_MSTR_ID_WIDTH 16UL
644 #define XDDR_XMPU0_CFG_R06_MSTR_ID_MASK 0x0000ffffUL
645 #define XDDR_XMPU0_CFG_R06_MSTR_ID_DEFVAL 0x0UL
648 * Register: XddrXmpu0CfgR06
650 #define XDDR_XMPU0_CFG_R06 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x0000016CUL )
651 #define XDDR_XMPU0_CFG_R06_RSTVAL 0x00000008UL
653 #define XDDR_XMPU0_CFG_R06_NSCHKTYPE_SHIFT 4UL
654 #define XDDR_XMPU0_CFG_R06_NSCHKTYPE_WIDTH 1UL
655 #define XDDR_XMPU0_CFG_R06_NSCHKTYPE_MASK 0x00000010UL
656 #define XDDR_XMPU0_CFG_R06_NSCHKTYPE_DEFVAL 0x0UL
658 #define XDDR_XMPU0_CFG_R06_REGNNS_SHIFT 3UL
659 #define XDDR_XMPU0_CFG_R06_REGNNS_WIDTH 1UL
660 #define XDDR_XMPU0_CFG_R06_REGNNS_MASK 0x00000008UL
661 #define XDDR_XMPU0_CFG_R06_REGNNS_DEFVAL 0x1UL
663 #define XDDR_XMPU0_CFG_R06_WRALWD_SHIFT 2UL
664 #define XDDR_XMPU0_CFG_R06_WRALWD_WIDTH 1UL
665 #define XDDR_XMPU0_CFG_R06_WRALWD_MASK 0x00000004UL
666 #define XDDR_XMPU0_CFG_R06_WRALWD_DEFVAL 0x0UL
668 #define XDDR_XMPU0_CFG_R06_RDALWD_SHIFT 1UL
669 #define XDDR_XMPU0_CFG_R06_RDALWD_WIDTH 1UL
670 #define XDDR_XMPU0_CFG_R06_RDALWD_MASK 0x00000002UL
671 #define XDDR_XMPU0_CFG_R06_RDALWD_DEFVAL 0x0UL
673 #define XDDR_XMPU0_CFG_R06_EN_SHIFT 0UL
674 #define XDDR_XMPU0_CFG_R06_EN_WIDTH 1UL
675 #define XDDR_XMPU0_CFG_R06_EN_MASK 0x00000001UL
676 #define XDDR_XMPU0_CFG_R06_EN_DEFVAL 0x0UL
679 * Register: XddrXmpu0CfgR07Strt
681 #define XDDR_XMPU0_CFG_R07_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000170UL )
682 #define XDDR_XMPU0_CFG_R07_STRT_RSTVAL 0x00000000UL
684 #define XDDR_XMPU0_CFG_R07_STRT_ADDR_SHIFT 0UL
685 #define XDDR_XMPU0_CFG_R07_STRT_ADDR_WIDTH 28UL
686 #define XDDR_XMPU0_CFG_R07_STRT_ADDR_MASK 0x0fffffffUL
687 #define XDDR_XMPU0_CFG_R07_STRT_ADDR_DEFVAL 0x0UL
690 * Register: XddrXmpu0CfgR07End
692 #define XDDR_XMPU0_CFG_R07_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000174UL )
693 #define XDDR_XMPU0_CFG_R07_END_RSTVAL 0x00000000UL
695 #define XDDR_XMPU0_CFG_R07_END_ADDR_SHIFT 0UL
696 #define XDDR_XMPU0_CFG_R07_END_ADDR_WIDTH 28UL
697 #define XDDR_XMPU0_CFG_R07_END_ADDR_MASK 0x0fffffffUL
698 #define XDDR_XMPU0_CFG_R07_END_ADDR_DEFVAL 0x0UL
701 * Register: XddrXmpu0CfgR07Mstr
703 #define XDDR_XMPU0_CFG_R07_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000178UL )
704 #define XDDR_XMPU0_CFG_R07_MSTR_RSTVAL 0x00000000UL
706 #define XDDR_XMPU0_CFG_R07_MSTR_MSK_SHIFT 16UL
707 #define XDDR_XMPU0_CFG_R07_MSTR_MSK_WIDTH 16UL
708 #define XDDR_XMPU0_CFG_R07_MSTR_MSK_MASK 0xffff0000UL
709 #define XDDR_XMPU0_CFG_R07_MSTR_MSK_DEFVAL 0x0UL
711 #define XDDR_XMPU0_CFG_R07_MSTR_ID_SHIFT 0UL
712 #define XDDR_XMPU0_CFG_R07_MSTR_ID_WIDTH 16UL
713 #define XDDR_XMPU0_CFG_R07_MSTR_ID_MASK 0x0000ffffUL
714 #define XDDR_XMPU0_CFG_R07_MSTR_ID_DEFVAL 0x0UL
717 * Register: XddrXmpu0CfgR07
719 #define XDDR_XMPU0_CFG_R07 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x0000017CUL )
720 #define XDDR_XMPU0_CFG_R07_RSTVAL 0x00000008UL
722 #define XDDR_XMPU0_CFG_R07_NSCHKTYPE_SHIFT 4UL
723 #define XDDR_XMPU0_CFG_R07_NSCHKTYPE_WIDTH 1UL
724 #define XDDR_XMPU0_CFG_R07_NSCHKTYPE_MASK 0x00000010UL
725 #define XDDR_XMPU0_CFG_R07_NSCHKTYPE_DEFVAL 0x0UL
727 #define XDDR_XMPU0_CFG_R07_REGNNS_SHIFT 3UL
728 #define XDDR_XMPU0_CFG_R07_REGNNS_WIDTH 1UL
729 #define XDDR_XMPU0_CFG_R07_REGNNS_MASK 0x00000008UL
730 #define XDDR_XMPU0_CFG_R07_REGNNS_DEFVAL 0x1UL
732 #define XDDR_XMPU0_CFG_R07_WRALWD_SHIFT 2UL
733 #define XDDR_XMPU0_CFG_R07_WRALWD_WIDTH 1UL
734 #define XDDR_XMPU0_CFG_R07_WRALWD_MASK 0x00000004UL
735 #define XDDR_XMPU0_CFG_R07_WRALWD_DEFVAL 0x0UL
737 #define XDDR_XMPU0_CFG_R07_RDALWD_SHIFT 1UL
738 #define XDDR_XMPU0_CFG_R07_RDALWD_WIDTH 1UL
739 #define XDDR_XMPU0_CFG_R07_RDALWD_MASK 0x00000002UL
740 #define XDDR_XMPU0_CFG_R07_RDALWD_DEFVAL 0x0UL
742 #define XDDR_XMPU0_CFG_R07_EN_SHIFT 0UL
743 #define XDDR_XMPU0_CFG_R07_EN_WIDTH 1UL
744 #define XDDR_XMPU0_CFG_R07_EN_MASK 0x00000001UL
745 #define XDDR_XMPU0_CFG_R07_EN_DEFVAL 0x0UL
748 * Register: XddrXmpu0CfgR08Strt
750 #define XDDR_XMPU0_CFG_R08_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000180UL )
751 #define XDDR_XMPU0_CFG_R08_STRT_RSTVAL 0x00000000UL
753 #define XDDR_XMPU0_CFG_R08_STRT_ADDR_SHIFT 0UL
754 #define XDDR_XMPU0_CFG_R08_STRT_ADDR_WIDTH 28UL
755 #define XDDR_XMPU0_CFG_R08_STRT_ADDR_MASK 0x0fffffffUL
756 #define XDDR_XMPU0_CFG_R08_STRT_ADDR_DEFVAL 0x0UL
759 * Register: XddrXmpu0CfgR08End
761 #define XDDR_XMPU0_CFG_R08_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000184UL )
762 #define XDDR_XMPU0_CFG_R08_END_RSTVAL 0x00000000UL
764 #define XDDR_XMPU0_CFG_R08_END_ADDR_SHIFT 0UL
765 #define XDDR_XMPU0_CFG_R08_END_ADDR_WIDTH 28UL
766 #define XDDR_XMPU0_CFG_R08_END_ADDR_MASK 0x0fffffffUL
767 #define XDDR_XMPU0_CFG_R08_END_ADDR_DEFVAL 0x0UL
770 * Register: XddrXmpu0CfgR08Mstr
772 #define XDDR_XMPU0_CFG_R08_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000188UL )
773 #define XDDR_XMPU0_CFG_R08_MSTR_RSTVAL 0x00000000UL
775 #define XDDR_XMPU0_CFG_R08_MSTR_MSK_SHIFT 16UL
776 #define XDDR_XMPU0_CFG_R08_MSTR_MSK_WIDTH 16UL
777 #define XDDR_XMPU0_CFG_R08_MSTR_MSK_MASK 0xffff0000UL
778 #define XDDR_XMPU0_CFG_R08_MSTR_MSK_DEFVAL 0x0UL
780 #define XDDR_XMPU0_CFG_R08_MSTR_ID_SHIFT 0UL
781 #define XDDR_XMPU0_CFG_R08_MSTR_ID_WIDTH 16UL
782 #define XDDR_XMPU0_CFG_R08_MSTR_ID_MASK 0x0000ffffUL
783 #define XDDR_XMPU0_CFG_R08_MSTR_ID_DEFVAL 0x0UL
786 * Register: XddrXmpu0CfgR08
788 #define XDDR_XMPU0_CFG_R08 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x0000018CUL )
789 #define XDDR_XMPU0_CFG_R08_RSTVAL 0x00000008UL
791 #define XDDR_XMPU0_CFG_R08_NSCHKTYPE_SHIFT 4UL
792 #define XDDR_XMPU0_CFG_R08_NSCHKTYPE_WIDTH 1UL
793 #define XDDR_XMPU0_CFG_R08_NSCHKTYPE_MASK 0x00000010UL
794 #define XDDR_XMPU0_CFG_R08_NSCHKTYPE_DEFVAL 0x0UL
796 #define XDDR_XMPU0_CFG_R08_REGNNS_SHIFT 3UL
797 #define XDDR_XMPU0_CFG_R08_REGNNS_WIDTH 1UL
798 #define XDDR_XMPU0_CFG_R08_REGNNS_MASK 0x00000008UL
799 #define XDDR_XMPU0_CFG_R08_REGNNS_DEFVAL 0x1UL
801 #define XDDR_XMPU0_CFG_R08_WRALWD_SHIFT 2UL
802 #define XDDR_XMPU0_CFG_R08_WRALWD_WIDTH 1UL
803 #define XDDR_XMPU0_CFG_R08_WRALWD_MASK 0x00000004UL
804 #define XDDR_XMPU0_CFG_R08_WRALWD_DEFVAL 0x0UL
806 #define XDDR_XMPU0_CFG_R08_RDALWD_SHIFT 1UL
807 #define XDDR_XMPU0_CFG_R08_RDALWD_WIDTH 1UL
808 #define XDDR_XMPU0_CFG_R08_RDALWD_MASK 0x00000002UL
809 #define XDDR_XMPU0_CFG_R08_RDALWD_DEFVAL 0x0UL
811 #define XDDR_XMPU0_CFG_R08_EN_SHIFT 0UL
812 #define XDDR_XMPU0_CFG_R08_EN_WIDTH 1UL
813 #define XDDR_XMPU0_CFG_R08_EN_MASK 0x00000001UL
814 #define XDDR_XMPU0_CFG_R08_EN_DEFVAL 0x0UL
817 * Register: XddrXmpu0CfgR09Strt
819 #define XDDR_XMPU0_CFG_R09_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000190UL )
820 #define XDDR_XMPU0_CFG_R09_STRT_RSTVAL 0x00000000UL
822 #define XDDR_XMPU0_CFG_R09_STRT_ADDR_SHIFT 0UL
823 #define XDDR_XMPU0_CFG_R09_STRT_ADDR_WIDTH 28UL
824 #define XDDR_XMPU0_CFG_R09_STRT_ADDR_MASK 0x0fffffffUL
825 #define XDDR_XMPU0_CFG_R09_STRT_ADDR_DEFVAL 0x0UL
828 * Register: XddrXmpu0CfgR09End
830 #define XDDR_XMPU0_CFG_R09_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000194UL )
831 #define XDDR_XMPU0_CFG_R09_END_RSTVAL 0x00000000UL
833 #define XDDR_XMPU0_CFG_R09_END_ADDR_SHIFT 0UL
834 #define XDDR_XMPU0_CFG_R09_END_ADDR_WIDTH 28UL
835 #define XDDR_XMPU0_CFG_R09_END_ADDR_MASK 0x0fffffffUL
836 #define XDDR_XMPU0_CFG_R09_END_ADDR_DEFVAL 0x0UL
839 * Register: XddrXmpu0CfgR09Mstr
841 #define XDDR_XMPU0_CFG_R09_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x00000198UL )
842 #define XDDR_XMPU0_CFG_R09_MSTR_RSTVAL 0x00000000UL
844 #define XDDR_XMPU0_CFG_R09_MSTR_MSK_SHIFT 16UL
845 #define XDDR_XMPU0_CFG_R09_MSTR_MSK_WIDTH 16UL
846 #define XDDR_XMPU0_CFG_R09_MSTR_MSK_MASK 0xffff0000UL
847 #define XDDR_XMPU0_CFG_R09_MSTR_MSK_DEFVAL 0x0UL
849 #define XDDR_XMPU0_CFG_R09_MSTR_ID_SHIFT 0UL
850 #define XDDR_XMPU0_CFG_R09_MSTR_ID_WIDTH 16UL
851 #define XDDR_XMPU0_CFG_R09_MSTR_ID_MASK 0x0000ffffUL
852 #define XDDR_XMPU0_CFG_R09_MSTR_ID_DEFVAL 0x0UL
855 * Register: XddrXmpu0CfgR09
857 #define XDDR_XMPU0_CFG_R09 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x0000019CUL )
858 #define XDDR_XMPU0_CFG_R09_RSTVAL 0x00000008UL
860 #define XDDR_XMPU0_CFG_R09_NSCHKTYPE_SHIFT 4UL
861 #define XDDR_XMPU0_CFG_R09_NSCHKTYPE_WIDTH 1UL
862 #define XDDR_XMPU0_CFG_R09_NSCHKTYPE_MASK 0x00000010UL
863 #define XDDR_XMPU0_CFG_R09_NSCHKTYPE_DEFVAL 0x0UL
865 #define XDDR_XMPU0_CFG_R09_REGNNS_SHIFT 3UL
866 #define XDDR_XMPU0_CFG_R09_REGNNS_WIDTH 1UL
867 #define XDDR_XMPU0_CFG_R09_REGNNS_MASK 0x00000008UL
868 #define XDDR_XMPU0_CFG_R09_REGNNS_DEFVAL 0x1UL
870 #define XDDR_XMPU0_CFG_R09_WRALWD_SHIFT 2UL
871 #define XDDR_XMPU0_CFG_R09_WRALWD_WIDTH 1UL
872 #define XDDR_XMPU0_CFG_R09_WRALWD_MASK 0x00000004UL
873 #define XDDR_XMPU0_CFG_R09_WRALWD_DEFVAL 0x0UL
875 #define XDDR_XMPU0_CFG_R09_RDALWD_SHIFT 1UL
876 #define XDDR_XMPU0_CFG_R09_RDALWD_WIDTH 1UL
877 #define XDDR_XMPU0_CFG_R09_RDALWD_MASK 0x00000002UL
878 #define XDDR_XMPU0_CFG_R09_RDALWD_DEFVAL 0x0UL
880 #define XDDR_XMPU0_CFG_R09_EN_SHIFT 0UL
881 #define XDDR_XMPU0_CFG_R09_EN_WIDTH 1UL
882 #define XDDR_XMPU0_CFG_R09_EN_MASK 0x00000001UL
883 #define XDDR_XMPU0_CFG_R09_EN_DEFVAL 0x0UL
886 * Register: XddrXmpu0CfgR10Strt
888 #define XDDR_XMPU0_CFG_R10_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001A0UL )
889 #define XDDR_XMPU0_CFG_R10_STRT_RSTVAL 0x00000000UL
891 #define XDDR_XMPU0_CFG_R10_STRT_ADDR_SHIFT 0UL
892 #define XDDR_XMPU0_CFG_R10_STRT_ADDR_WIDTH 28UL
893 #define XDDR_XMPU0_CFG_R10_STRT_ADDR_MASK 0x0fffffffUL
894 #define XDDR_XMPU0_CFG_R10_STRT_ADDR_DEFVAL 0x0UL
897 * Register: XddrXmpu0CfgR10End
899 #define XDDR_XMPU0_CFG_R10_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001A4UL )
900 #define XDDR_XMPU0_CFG_R10_END_RSTVAL 0x00000000UL
902 #define XDDR_XMPU0_CFG_R10_END_ADDR_SHIFT 0UL
903 #define XDDR_XMPU0_CFG_R10_END_ADDR_WIDTH 28UL
904 #define XDDR_XMPU0_CFG_R10_END_ADDR_MASK 0x0fffffffUL
905 #define XDDR_XMPU0_CFG_R10_END_ADDR_DEFVAL 0x0UL
908 * Register: XddrXmpu0CfgR10Mstr
910 #define XDDR_XMPU0_CFG_R10_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001A8UL )
911 #define XDDR_XMPU0_CFG_R10_MSTR_RSTVAL 0x00000000UL
913 #define XDDR_XMPU0_CFG_R10_MSTR_MSK_SHIFT 16UL
914 #define XDDR_XMPU0_CFG_R10_MSTR_MSK_WIDTH 16UL
915 #define XDDR_XMPU0_CFG_R10_MSTR_MSK_MASK 0xffff0000UL
916 #define XDDR_XMPU0_CFG_R10_MSTR_MSK_DEFVAL 0x0UL
918 #define XDDR_XMPU0_CFG_R10_MSTR_ID_SHIFT 0UL
919 #define XDDR_XMPU0_CFG_R10_MSTR_ID_WIDTH 16UL
920 #define XDDR_XMPU0_CFG_R10_MSTR_ID_MASK 0x0000ffffUL
921 #define XDDR_XMPU0_CFG_R10_MSTR_ID_DEFVAL 0x0UL
924 * Register: XddrXmpu0CfgR10
926 #define XDDR_XMPU0_CFG_R10 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001ACUL )
927 #define XDDR_XMPU0_CFG_R10_RSTVAL 0x00000008UL
929 #define XDDR_XMPU0_CFG_R10_NSCHKTYPE_SHIFT 4UL
930 #define XDDR_XMPU0_CFG_R10_NSCHKTYPE_WIDTH 1UL
931 #define XDDR_XMPU0_CFG_R10_NSCHKTYPE_MASK 0x00000010UL
932 #define XDDR_XMPU0_CFG_R10_NSCHKTYPE_DEFVAL 0x0UL
934 #define XDDR_XMPU0_CFG_R10_REGNNS_SHIFT 3UL
935 #define XDDR_XMPU0_CFG_R10_REGNNS_WIDTH 1UL
936 #define XDDR_XMPU0_CFG_R10_REGNNS_MASK 0x00000008UL
937 #define XDDR_XMPU0_CFG_R10_REGNNS_DEFVAL 0x1UL
939 #define XDDR_XMPU0_CFG_R10_WRALWD_SHIFT 2UL
940 #define XDDR_XMPU0_CFG_R10_WRALWD_WIDTH 1UL
941 #define XDDR_XMPU0_CFG_R10_WRALWD_MASK 0x00000004UL
942 #define XDDR_XMPU0_CFG_R10_WRALWD_DEFVAL 0x0UL
944 #define XDDR_XMPU0_CFG_R10_RDALWD_SHIFT 1UL
945 #define XDDR_XMPU0_CFG_R10_RDALWD_WIDTH 1UL
946 #define XDDR_XMPU0_CFG_R10_RDALWD_MASK 0x00000002UL
947 #define XDDR_XMPU0_CFG_R10_RDALWD_DEFVAL 0x0UL
949 #define XDDR_XMPU0_CFG_R10_EN_SHIFT 0UL
950 #define XDDR_XMPU0_CFG_R10_EN_WIDTH 1UL
951 #define XDDR_XMPU0_CFG_R10_EN_MASK 0x00000001UL
952 #define XDDR_XMPU0_CFG_R10_EN_DEFVAL 0x0UL
955 * Register: XddrXmpu0CfgR11Strt
957 #define XDDR_XMPU0_CFG_R11_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001B0UL )
958 #define XDDR_XMPU0_CFG_R11_STRT_RSTVAL 0x00000000UL
960 #define XDDR_XMPU0_CFG_R11_STRT_ADDR_SHIFT 0UL
961 #define XDDR_XMPU0_CFG_R11_STRT_ADDR_WIDTH 28UL
962 #define XDDR_XMPU0_CFG_R11_STRT_ADDR_MASK 0x0fffffffUL
963 #define XDDR_XMPU0_CFG_R11_STRT_ADDR_DEFVAL 0x0UL
966 * Register: XddrXmpu0CfgR11End
968 #define XDDR_XMPU0_CFG_R11_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001B4UL )
969 #define XDDR_XMPU0_CFG_R11_END_RSTVAL 0x00000000UL
971 #define XDDR_XMPU0_CFG_R11_END_ADDR_SHIFT 0UL
972 #define XDDR_XMPU0_CFG_R11_END_ADDR_WIDTH 28UL
973 #define XDDR_XMPU0_CFG_R11_END_ADDR_MASK 0x0fffffffUL
974 #define XDDR_XMPU0_CFG_R11_END_ADDR_DEFVAL 0x0UL
977 * Register: XddrXmpu0CfgR11Mstr
979 #define XDDR_XMPU0_CFG_R11_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001B8UL )
980 #define XDDR_XMPU0_CFG_R11_MSTR_RSTVAL 0x00000000UL
982 #define XDDR_XMPU0_CFG_R11_MSTR_MSK_SHIFT 16UL
983 #define XDDR_XMPU0_CFG_R11_MSTR_MSK_WIDTH 16UL
984 #define XDDR_XMPU0_CFG_R11_MSTR_MSK_MASK 0xffff0000UL
985 #define XDDR_XMPU0_CFG_R11_MSTR_MSK_DEFVAL 0x0UL
987 #define XDDR_XMPU0_CFG_R11_MSTR_ID_SHIFT 0UL
988 #define XDDR_XMPU0_CFG_R11_MSTR_ID_WIDTH 16UL
989 #define XDDR_XMPU0_CFG_R11_MSTR_ID_MASK 0x0000ffffUL
990 #define XDDR_XMPU0_CFG_R11_MSTR_ID_DEFVAL 0x0UL
993 * Register: XddrXmpu0CfgR11
995 #define XDDR_XMPU0_CFG_R11 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001BCUL )
996 #define XDDR_XMPU0_CFG_R11_RSTVAL 0x00000008UL
998 #define XDDR_XMPU0_CFG_R11_NSCHKTYPE_SHIFT 4UL
999 #define XDDR_XMPU0_CFG_R11_NSCHKTYPE_WIDTH 1UL
1000 #define XDDR_XMPU0_CFG_R11_NSCHKTYPE_MASK 0x00000010UL
1001 #define XDDR_XMPU0_CFG_R11_NSCHKTYPE_DEFVAL 0x0UL
1003 #define XDDR_XMPU0_CFG_R11_REGNNS_SHIFT 3UL
1004 #define XDDR_XMPU0_CFG_R11_REGNNS_WIDTH 1UL
1005 #define XDDR_XMPU0_CFG_R11_REGNNS_MASK 0x00000008UL
1006 #define XDDR_XMPU0_CFG_R11_REGNNS_DEFVAL 0x1UL
1008 #define XDDR_XMPU0_CFG_R11_WRALWD_SHIFT 2UL
1009 #define XDDR_XMPU0_CFG_R11_WRALWD_WIDTH 1UL
1010 #define XDDR_XMPU0_CFG_R11_WRALWD_MASK 0x00000004UL
1011 #define XDDR_XMPU0_CFG_R11_WRALWD_DEFVAL 0x0UL
1013 #define XDDR_XMPU0_CFG_R11_RDALWD_SHIFT 1UL
1014 #define XDDR_XMPU0_CFG_R11_RDALWD_WIDTH 1UL
1015 #define XDDR_XMPU0_CFG_R11_RDALWD_MASK 0x00000002UL
1016 #define XDDR_XMPU0_CFG_R11_RDALWD_DEFVAL 0x0UL
1018 #define XDDR_XMPU0_CFG_R11_EN_SHIFT 0UL
1019 #define XDDR_XMPU0_CFG_R11_EN_WIDTH 1UL
1020 #define XDDR_XMPU0_CFG_R11_EN_MASK 0x00000001UL
1021 #define XDDR_XMPU0_CFG_R11_EN_DEFVAL 0x0UL
1024 * Register: XddrXmpu0CfgR12Strt
1026 #define XDDR_XMPU0_CFG_R12_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001C0UL )
1027 #define XDDR_XMPU0_CFG_R12_STRT_RSTVAL 0x00000000UL
1029 #define XDDR_XMPU0_CFG_R12_STRT_ADDR_SHIFT 0UL
1030 #define XDDR_XMPU0_CFG_R12_STRT_ADDR_WIDTH 28UL
1031 #define XDDR_XMPU0_CFG_R12_STRT_ADDR_MASK 0x0fffffffUL
1032 #define XDDR_XMPU0_CFG_R12_STRT_ADDR_DEFVAL 0x0UL
1035 * Register: XddrXmpu0CfgR12End
1037 #define XDDR_XMPU0_CFG_R12_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001C4UL )
1038 #define XDDR_XMPU0_CFG_R12_END_RSTVAL 0x00000000UL
1040 #define XDDR_XMPU0_CFG_R12_END_ADDR_SHIFT 0UL
1041 #define XDDR_XMPU0_CFG_R12_END_ADDR_WIDTH 28UL
1042 #define XDDR_XMPU0_CFG_R12_END_ADDR_MASK 0x0fffffffUL
1043 #define XDDR_XMPU0_CFG_R12_END_ADDR_DEFVAL 0x0UL
1046 * Register: XddrXmpu0CfgR12Mstr
1048 #define XDDR_XMPU0_CFG_R12_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001C8UL )
1049 #define XDDR_XMPU0_CFG_R12_MSTR_RSTVAL 0x00000000UL
1051 #define XDDR_XMPU0_CFG_R12_MSTR_MSK_SHIFT 16UL
1052 #define XDDR_XMPU0_CFG_R12_MSTR_MSK_WIDTH 16UL
1053 #define XDDR_XMPU0_CFG_R12_MSTR_MSK_MASK 0xffff0000UL
1054 #define XDDR_XMPU0_CFG_R12_MSTR_MSK_DEFVAL 0x0UL
1056 #define XDDR_XMPU0_CFG_R12_MSTR_ID_SHIFT 0UL
1057 #define XDDR_XMPU0_CFG_R12_MSTR_ID_WIDTH 16UL
1058 #define XDDR_XMPU0_CFG_R12_MSTR_ID_MASK 0x0000ffffUL
1059 #define XDDR_XMPU0_CFG_R12_MSTR_ID_DEFVAL 0x0UL
1062 * Register: XddrXmpu0CfgR12
1064 #define XDDR_XMPU0_CFG_R12 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001CCUL )
1065 #define XDDR_XMPU0_CFG_R12_RSTVAL 0x00000008UL
1067 #define XDDR_XMPU0_CFG_R12_NSCHKTYPE_SHIFT 4UL
1068 #define XDDR_XMPU0_CFG_R12_NSCHKTYPE_WIDTH 1UL
1069 #define XDDR_XMPU0_CFG_R12_NSCHKTYPE_MASK 0x00000010UL
1070 #define XDDR_XMPU0_CFG_R12_NSCHKTYPE_DEFVAL 0x0UL
1072 #define XDDR_XMPU0_CFG_R12_REGNNS_SHIFT 3UL
1073 #define XDDR_XMPU0_CFG_R12_REGNNS_WIDTH 1UL
1074 #define XDDR_XMPU0_CFG_R12_REGNNS_MASK 0x00000008UL
1075 #define XDDR_XMPU0_CFG_R12_REGNNS_DEFVAL 0x1UL
1077 #define XDDR_XMPU0_CFG_R12_WRALWD_SHIFT 2UL
1078 #define XDDR_XMPU0_CFG_R12_WRALWD_WIDTH 1UL
1079 #define XDDR_XMPU0_CFG_R12_WRALWD_MASK 0x00000004UL
1080 #define XDDR_XMPU0_CFG_R12_WRALWD_DEFVAL 0x0UL
1082 #define XDDR_XMPU0_CFG_R12_RDALWD_SHIFT 1UL
1083 #define XDDR_XMPU0_CFG_R12_RDALWD_WIDTH 1UL
1084 #define XDDR_XMPU0_CFG_R12_RDALWD_MASK 0x00000002UL
1085 #define XDDR_XMPU0_CFG_R12_RDALWD_DEFVAL 0x0UL
1087 #define XDDR_XMPU0_CFG_R12_EN_SHIFT 0UL
1088 #define XDDR_XMPU0_CFG_R12_EN_WIDTH 1UL
1089 #define XDDR_XMPU0_CFG_R12_EN_MASK 0x00000001UL
1090 #define XDDR_XMPU0_CFG_R12_EN_DEFVAL 0x0UL
1093 * Register: XddrXmpu0CfgR13Strt
1095 #define XDDR_XMPU0_CFG_R13_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001D0UL )
1096 #define XDDR_XMPU0_CFG_R13_STRT_RSTVAL 0x00000000UL
1098 #define XDDR_XMPU0_CFG_R13_STRT_ADDR_SHIFT 0UL
1099 #define XDDR_XMPU0_CFG_R13_STRT_ADDR_WIDTH 28UL
1100 #define XDDR_XMPU0_CFG_R13_STRT_ADDR_MASK 0x0fffffffUL
1101 #define XDDR_XMPU0_CFG_R13_STRT_ADDR_DEFVAL 0x0UL
1104 * Register: XddrXmpu0CfgR13End
1106 #define XDDR_XMPU0_CFG_R13_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001D4UL )
1107 #define XDDR_XMPU0_CFG_R13_END_RSTVAL 0x00000000UL
1109 #define XDDR_XMPU0_CFG_R13_END_ADDR_SHIFT 0UL
1110 #define XDDR_XMPU0_CFG_R13_END_ADDR_WIDTH 28UL
1111 #define XDDR_XMPU0_CFG_R13_END_ADDR_MASK 0x0fffffffUL
1112 #define XDDR_XMPU0_CFG_R13_END_ADDR_DEFVAL 0x0UL
1115 * Register: XddrXmpu0CfgR13Mstr
1117 #define XDDR_XMPU0_CFG_R13_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001D8UL )
1118 #define XDDR_XMPU0_CFG_R13_MSTR_RSTVAL 0x00000000UL
1120 #define XDDR_XMPU0_CFG_R13_MSTR_MSK_SHIFT 16UL
1121 #define XDDR_XMPU0_CFG_R13_MSTR_MSK_WIDTH 16UL
1122 #define XDDR_XMPU0_CFG_R13_MSTR_MSK_MASK 0xffff0000UL
1123 #define XDDR_XMPU0_CFG_R13_MSTR_MSK_DEFVAL 0x0UL
1125 #define XDDR_XMPU0_CFG_R13_MSTR_ID_SHIFT 0UL
1126 #define XDDR_XMPU0_CFG_R13_MSTR_ID_WIDTH 16UL
1127 #define XDDR_XMPU0_CFG_R13_MSTR_ID_MASK 0x0000ffffUL
1128 #define XDDR_XMPU0_CFG_R13_MSTR_ID_DEFVAL 0x0UL
1131 * Register: XddrXmpu0CfgR13
1133 #define XDDR_XMPU0_CFG_R13 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001DCUL )
1134 #define XDDR_XMPU0_CFG_R13_RSTVAL 0x00000008UL
1136 #define XDDR_XMPU0_CFG_R13_NSCHKTYPE_SHIFT 4UL
1137 #define XDDR_XMPU0_CFG_R13_NSCHKTYPE_WIDTH 1UL
1138 #define XDDR_XMPU0_CFG_R13_NSCHKTYPE_MASK 0x00000010UL
1139 #define XDDR_XMPU0_CFG_R13_NSCHKTYPE_DEFVAL 0x0UL
1141 #define XDDR_XMPU0_CFG_R13_REGNNS_SHIFT 3UL
1142 #define XDDR_XMPU0_CFG_R13_REGNNS_WIDTH 1UL
1143 #define XDDR_XMPU0_CFG_R13_REGNNS_MASK 0x00000008UL
1144 #define XDDR_XMPU0_CFG_R13_REGNNS_DEFVAL 0x1UL
1146 #define XDDR_XMPU0_CFG_R13_WRALWD_SHIFT 2UL
1147 #define XDDR_XMPU0_CFG_R13_WRALWD_WIDTH 1UL
1148 #define XDDR_XMPU0_CFG_R13_WRALWD_MASK 0x00000004UL
1149 #define XDDR_XMPU0_CFG_R13_WRALWD_DEFVAL 0x0UL
1151 #define XDDR_XMPU0_CFG_R13_RDALWD_SHIFT 1UL
1152 #define XDDR_XMPU0_CFG_R13_RDALWD_WIDTH 1UL
1153 #define XDDR_XMPU0_CFG_R13_RDALWD_MASK 0x00000002UL
1154 #define XDDR_XMPU0_CFG_R13_RDALWD_DEFVAL 0x0UL
1156 #define XDDR_XMPU0_CFG_R13_EN_SHIFT 0UL
1157 #define XDDR_XMPU0_CFG_R13_EN_WIDTH 1UL
1158 #define XDDR_XMPU0_CFG_R13_EN_MASK 0x00000001UL
1159 #define XDDR_XMPU0_CFG_R13_EN_DEFVAL 0x0UL
1162 * Register: XddrXmpu0CfgR14Strt
1164 #define XDDR_XMPU0_CFG_R14_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001E0UL )
1165 #define XDDR_XMPU0_CFG_R14_STRT_RSTVAL 0x00000000UL
1167 #define XDDR_XMPU0_CFG_R14_STRT_ADDR_SHIFT 0UL
1168 #define XDDR_XMPU0_CFG_R14_STRT_ADDR_WIDTH 28UL
1169 #define XDDR_XMPU0_CFG_R14_STRT_ADDR_MASK 0x0fffffffUL
1170 #define XDDR_XMPU0_CFG_R14_STRT_ADDR_DEFVAL 0x0UL
1173 * Register: XddrXmpu0CfgR14End
1175 #define XDDR_XMPU0_CFG_R14_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001E4UL )
1176 #define XDDR_XMPU0_CFG_R14_END_RSTVAL 0x00000000UL
1178 #define XDDR_XMPU0_CFG_R14_END_ADDR_SHIFT 0UL
1179 #define XDDR_XMPU0_CFG_R14_END_ADDR_WIDTH 28UL
1180 #define XDDR_XMPU0_CFG_R14_END_ADDR_MASK 0x0fffffffUL
1181 #define XDDR_XMPU0_CFG_R14_END_ADDR_DEFVAL 0x0UL
1184 * Register: XddrXmpu0CfgR14Mstr
1186 #define XDDR_XMPU0_CFG_R14_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001E8UL )
1187 #define XDDR_XMPU0_CFG_R14_MSTR_RSTVAL 0x00000000UL
1189 #define XDDR_XMPU0_CFG_R14_MSTR_MSK_SHIFT 16UL
1190 #define XDDR_XMPU0_CFG_R14_MSTR_MSK_WIDTH 16UL
1191 #define XDDR_XMPU0_CFG_R14_MSTR_MSK_MASK 0xffff0000UL
1192 #define XDDR_XMPU0_CFG_R14_MSTR_MSK_DEFVAL 0x0UL
1194 #define XDDR_XMPU0_CFG_R14_MSTR_ID_SHIFT 0UL
1195 #define XDDR_XMPU0_CFG_R14_MSTR_ID_WIDTH 16UL
1196 #define XDDR_XMPU0_CFG_R14_MSTR_ID_MASK 0x0000ffffUL
1197 #define XDDR_XMPU0_CFG_R14_MSTR_ID_DEFVAL 0x0UL
1200 * Register: XddrXmpu0CfgR14
1202 #define XDDR_XMPU0_CFG_R14 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001ECUL )
1203 #define XDDR_XMPU0_CFG_R14_RSTVAL 0x00000008UL
1205 #define XDDR_XMPU0_CFG_R14_NSCHKTYPE_SHIFT 4UL
1206 #define XDDR_XMPU0_CFG_R14_NSCHKTYPE_WIDTH 1UL
1207 #define XDDR_XMPU0_CFG_R14_NSCHKTYPE_MASK 0x00000010UL
1208 #define XDDR_XMPU0_CFG_R14_NSCHKTYPE_DEFVAL 0x0UL
1210 #define XDDR_XMPU0_CFG_R14_REGNNS_SHIFT 3UL
1211 #define XDDR_XMPU0_CFG_R14_REGNNS_WIDTH 1UL
1212 #define XDDR_XMPU0_CFG_R14_REGNNS_MASK 0x00000008UL
1213 #define XDDR_XMPU0_CFG_R14_REGNNS_DEFVAL 0x1UL
1215 #define XDDR_XMPU0_CFG_R14_WRALWD_SHIFT 2UL
1216 #define XDDR_XMPU0_CFG_R14_WRALWD_WIDTH 1UL
1217 #define XDDR_XMPU0_CFG_R14_WRALWD_MASK 0x00000004UL
1218 #define XDDR_XMPU0_CFG_R14_WRALWD_DEFVAL 0x0UL
1220 #define XDDR_XMPU0_CFG_R14_RDALWD_SHIFT 1UL
1221 #define XDDR_XMPU0_CFG_R14_RDALWD_WIDTH 1UL
1222 #define XDDR_XMPU0_CFG_R14_RDALWD_MASK 0x00000002UL
1223 #define XDDR_XMPU0_CFG_R14_RDALWD_DEFVAL 0x0UL
1225 #define XDDR_XMPU0_CFG_R14_EN_SHIFT 0UL
1226 #define XDDR_XMPU0_CFG_R14_EN_WIDTH 1UL
1227 #define XDDR_XMPU0_CFG_R14_EN_MASK 0x00000001UL
1228 #define XDDR_XMPU0_CFG_R14_EN_DEFVAL 0x0UL
1231 * Register: XddrXmpu0CfgR15Strt
1233 #define XDDR_XMPU0_CFG_R15_STRT ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001F0UL )
1234 #define XDDR_XMPU0_CFG_R15_STRT_RSTVAL 0x00000000UL
1236 #define XDDR_XMPU0_CFG_R15_STRT_ADDR_SHIFT 0UL
1237 #define XDDR_XMPU0_CFG_R15_STRT_ADDR_WIDTH 28UL
1238 #define XDDR_XMPU0_CFG_R15_STRT_ADDR_MASK 0x0fffffffUL
1239 #define XDDR_XMPU0_CFG_R15_STRT_ADDR_DEFVAL 0x0UL
1242 * Register: XddrXmpu0CfgR15End
1244 #define XDDR_XMPU0_CFG_R15_END ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001F4UL )
1245 #define XDDR_XMPU0_CFG_R15_END_RSTVAL 0x00000000UL
1247 #define XDDR_XMPU0_CFG_R15_END_ADDR_SHIFT 0UL
1248 #define XDDR_XMPU0_CFG_R15_END_ADDR_WIDTH 28UL
1249 #define XDDR_XMPU0_CFG_R15_END_ADDR_MASK 0x0fffffffUL
1250 #define XDDR_XMPU0_CFG_R15_END_ADDR_DEFVAL 0x0UL
1253 * Register: XddrXmpu0CfgR15Mstr
1255 #define XDDR_XMPU0_CFG_R15_MSTR ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001F8UL )
1256 #define XDDR_XMPU0_CFG_R15_MSTR_RSTVAL 0x00000000UL
1258 #define XDDR_XMPU0_CFG_R15_MSTR_MSK_SHIFT 16UL
1259 #define XDDR_XMPU0_CFG_R15_MSTR_MSK_WIDTH 16UL
1260 #define XDDR_XMPU0_CFG_R15_MSTR_MSK_MASK 0xffff0000UL
1261 #define XDDR_XMPU0_CFG_R15_MSTR_MSK_DEFVAL 0x0UL
1263 #define XDDR_XMPU0_CFG_R15_MSTR_ID_SHIFT 0UL
1264 #define XDDR_XMPU0_CFG_R15_MSTR_ID_WIDTH 16UL
1265 #define XDDR_XMPU0_CFG_R15_MSTR_ID_MASK 0x0000ffffUL
1266 #define XDDR_XMPU0_CFG_R15_MSTR_ID_DEFVAL 0x0UL
1269 * Register: XddrXmpu0CfgR15
1271 #define XDDR_XMPU0_CFG_R15 ( ( XDDR_XMPU0_CFG_BASEADDR ) + 0x000001FCUL )
1272 #define XDDR_XMPU0_CFG_R15_RSTVAL 0x00000008UL
1274 #define XDDR_XMPU0_CFG_R15_NSCHKTYPE_SHIFT 4UL
1275 #define XDDR_XMPU0_CFG_R15_NSCHKTYPE_WIDTH 1UL
1276 #define XDDR_XMPU0_CFG_R15_NSCHKTYPE_MASK 0x00000010UL
1277 #define XDDR_XMPU0_CFG_R15_NSCHKTYPE_DEFVAL 0x0UL
1279 #define XDDR_XMPU0_CFG_R15_REGNNS_SHIFT 3UL
1280 #define XDDR_XMPU0_CFG_R15_REGNNS_WIDTH 1UL
1281 #define XDDR_XMPU0_CFG_R15_REGNNS_MASK 0x00000008UL
1282 #define XDDR_XMPU0_CFG_R15_REGNNS_DEFVAL 0x1UL
1284 #define XDDR_XMPU0_CFG_R15_WRALWD_SHIFT 2UL
1285 #define XDDR_XMPU0_CFG_R15_WRALWD_WIDTH 1UL
1286 #define XDDR_XMPU0_CFG_R15_WRALWD_MASK 0x00000004UL
1287 #define XDDR_XMPU0_CFG_R15_WRALWD_DEFVAL 0x0UL
1289 #define XDDR_XMPU0_CFG_R15_RDALWD_SHIFT 1UL
1290 #define XDDR_XMPU0_CFG_R15_RDALWD_WIDTH 1UL
1291 #define XDDR_XMPU0_CFG_R15_RDALWD_MASK 0x00000002UL
1292 #define XDDR_XMPU0_CFG_R15_RDALWD_DEFVAL 0x0UL
1294 #define XDDR_XMPU0_CFG_R15_EN_SHIFT 0UL
1295 #define XDDR_XMPU0_CFG_R15_EN_WIDTH 1UL
1296 #define XDDR_XMPU0_CFG_R15_EN_MASK 0x00000001UL
1297 #define XDDR_XMPU0_CFG_R15_EN_DEFVAL 0x0UL
1304 #endif /* __XDDR_XMPU0_CFG_H__ */