1 /**************************************************************************//**
\r
2 * @file cmsis_armclang.h
\r
3 * @brief CMSIS compiler armclang (Arm Compiler 6) header file
\r
5 * @date 10. January 2018
\r
6 ******************************************************************************/
\r
8 * Copyright (c) 2009-2018 Arm Limited. All rights reserved.
\r
10 * SPDX-License-Identifier: Apache-2.0
\r
12 * Licensed under the Apache License, Version 2.0 (the License); you may
\r
13 * not use this file except in compliance with the License.
\r
14 * You may obtain a copy of the License at
\r
16 * www.apache.org/licenses/LICENSE-2.0
\r
18 * Unless required by applicable law or agreed to in writing, software
\r
19 * distributed under the License is distributed on an AS IS BASIS, WITHOUT
\r
20 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
\r
21 * See the License for the specific language governing permissions and
\r
22 * limitations under the License.
\r
25 /*lint -esym(9058, IRQn)*/ /* disable MISRA 2012 Rule 2.4 for IRQn */
\r
27 #ifndef __CMSIS_ARMCLANG_H
\r
28 #define __CMSIS_ARMCLANG_H
\r
30 #pragma clang system_header /* treat file as system include file */
\r
32 #ifndef __ARM_COMPAT_H
\r
33 #include <arm_compat.h> /* Compatibility header for Arm Compiler 5 intrinsics */
\r
36 /* CMSIS compiler specific defines */
\r
41 #define __INLINE __inline
\r
43 #ifndef __STATIC_INLINE
\r
44 #define __STATIC_INLINE static __inline
\r
46 #ifndef __STATIC_FORCEINLINE
\r
47 #define __STATIC_FORCEINLINE __attribute__((always_inline)) static __inline
\r
50 #define __NO_RETURN __attribute__((__noreturn__))
\r
53 #define __USED __attribute__((used))
\r
56 #define __WEAK __attribute__((weak))
\r
59 #define __PACKED __attribute__((packed, aligned(1)))
\r
61 #ifndef __PACKED_STRUCT
\r
62 #define __PACKED_STRUCT struct __attribute__((packed, aligned(1)))
\r
64 #ifndef __PACKED_UNION
\r
65 #define __PACKED_UNION union __attribute__((packed, aligned(1)))
\r
67 #ifndef __UNALIGNED_UINT32 /* deprecated */
\r
68 #pragma clang diagnostic push
\r
69 #pragma clang diagnostic ignored "-Wpacked"
\r
70 /*lint -esym(9058, T_UINT32)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT32 */
\r
71 struct __attribute__((packed)) T_UINT32 { uint32_t v; };
\r
72 #pragma clang diagnostic pop
\r
73 #define __UNALIGNED_UINT32(x) (((struct T_UINT32 *)(x))->v)
\r
75 #ifndef __UNALIGNED_UINT16_WRITE
\r
76 #pragma clang diagnostic push
\r
77 #pragma clang diagnostic ignored "-Wpacked"
\r
78 /*lint -esym(9058, T_UINT16_WRITE)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT16_WRITE */
\r
79 __PACKED_STRUCT T_UINT16_WRITE { uint16_t v; };
\r
80 #pragma clang diagnostic pop
\r
81 #define __UNALIGNED_UINT16_WRITE(addr, val) (void)((((struct T_UINT16_WRITE *)(void *)(addr))->v) = (val))
\r
83 #ifndef __UNALIGNED_UINT16_READ
\r
84 #pragma clang diagnostic push
\r
85 #pragma clang diagnostic ignored "-Wpacked"
\r
86 /*lint -esym(9058, T_UINT16_READ)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT16_READ */
\r
87 __PACKED_STRUCT T_UINT16_READ { uint16_t v; };
\r
88 #pragma clang diagnostic pop
\r
89 #define __UNALIGNED_UINT16_READ(addr) (((const struct T_UINT16_READ *)(const void *)(addr))->v)
\r
91 #ifndef __UNALIGNED_UINT32_WRITE
\r
92 #pragma clang diagnostic push
\r
93 #pragma clang diagnostic ignored "-Wpacked"
\r
94 /*lint -esym(9058, T_UINT32_WRITE)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT32_WRITE */
\r
95 __PACKED_STRUCT T_UINT32_WRITE { uint32_t v; };
\r
96 #pragma clang diagnostic pop
\r
97 #define __UNALIGNED_UINT32_WRITE(addr, val) (void)((((struct T_UINT32_WRITE *)(void *)(addr))->v) = (val))
\r
99 #ifndef __UNALIGNED_UINT32_READ
\r
100 #pragma clang diagnostic push
\r
101 #pragma clang diagnostic ignored "-Wpacked"
\r
102 /*lint -esym(9058, T_UINT32_READ)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT32_READ */
\r
103 __PACKED_STRUCT T_UINT32_READ { uint32_t v; };
\r
104 #pragma clang diagnostic pop
\r
105 #define __UNALIGNED_UINT32_READ(addr) (((const struct T_UINT32_READ *)(const void *)(addr))->v)
\r
108 #define __ALIGNED(x) __attribute__((aligned(x)))
\r
111 #define __RESTRICT __restrict
\r
115 /* ########################### Core Function Access ########################### */
\r
116 /** \ingroup CMSIS_Core_FunctionInterface
\r
117 \defgroup CMSIS_Core_RegAccFunctions CMSIS Core Register Access Functions
\r
122 \brief Enable IRQ Interrupts
\r
123 \details Enables IRQ interrupts by clearing the I-bit in the CPSR.
\r
124 Can only be executed in Privileged modes.
\r
126 /* intrinsic void __enable_irq(); see arm_compat.h */
\r
130 \brief Disable IRQ Interrupts
\r
131 \details Disables IRQ interrupts by setting the I-bit in the CPSR.
\r
132 Can only be executed in Privileged modes.
\r
134 /* intrinsic void __disable_irq(); see arm_compat.h */
\r
138 \brief Get Control Register
\r
139 \details Returns the content of the Control Register.
\r
140 \return Control Register value
\r
142 __STATIC_FORCEINLINE uint32_t __get_CONTROL(void)
\r
146 __ASM volatile ("MRS %0, control" : "=r" (result) );
\r
151 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
153 \brief Get Control Register (non-secure)
\r
154 \details Returns the content of the non-secure Control Register when in secure mode.
\r
155 \return non-secure Control Register value
\r
157 __STATIC_FORCEINLINE uint32_t __TZ_get_CONTROL_NS(void)
\r
161 __ASM volatile ("MRS %0, control_ns" : "=r" (result) );
\r
168 \brief Set Control Register
\r
169 \details Writes the given value to the Control Register.
\r
170 \param [in] control Control Register value to set
\r
172 __STATIC_FORCEINLINE void __set_CONTROL(uint32_t control)
\r
174 __ASM volatile ("MSR control, %0" : : "r" (control) : "memory");
\r
178 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
180 \brief Set Control Register (non-secure)
\r
181 \details Writes the given value to the non-secure Control Register when in secure state.
\r
182 \param [in] control Control Register value to set
\r
184 __STATIC_FORCEINLINE void __TZ_set_CONTROL_NS(uint32_t control)
\r
186 __ASM volatile ("MSR control_ns, %0" : : "r" (control) : "memory");
\r
192 \brief Get IPSR Register
\r
193 \details Returns the content of the IPSR Register.
\r
194 \return IPSR Register value
\r
196 __STATIC_FORCEINLINE uint32_t __get_IPSR(void)
\r
200 __ASM volatile ("MRS %0, ipsr" : "=r" (result) );
\r
206 \brief Get APSR Register
\r
207 \details Returns the content of the APSR Register.
\r
208 \return APSR Register value
\r
210 __STATIC_FORCEINLINE uint32_t __get_APSR(void)
\r
214 __ASM volatile ("MRS %0, apsr" : "=r" (result) );
\r
220 \brief Get xPSR Register
\r
221 \details Returns the content of the xPSR Register.
\r
222 \return xPSR Register value
\r
224 __STATIC_FORCEINLINE uint32_t __get_xPSR(void)
\r
228 __ASM volatile ("MRS %0, xpsr" : "=r" (result) );
\r
234 \brief Get Process Stack Pointer
\r
235 \details Returns the current value of the Process Stack Pointer (PSP).
\r
236 \return PSP Register value
\r
238 __STATIC_FORCEINLINE uint32_t __get_PSP(void)
\r
242 __ASM volatile ("MRS %0, psp" : "=r" (result) );
\r
247 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
249 \brief Get Process Stack Pointer (non-secure)
\r
250 \details Returns the current value of the non-secure Process Stack Pointer (PSP) when in secure state.
\r
251 \return PSP Register value
\r
253 __STATIC_FORCEINLINE uint32_t __TZ_get_PSP_NS(void)
\r
257 __ASM volatile ("MRS %0, psp_ns" : "=r" (result) );
\r
264 \brief Set Process Stack Pointer
\r
265 \details Assigns the given value to the Process Stack Pointer (PSP).
\r
266 \param [in] topOfProcStack Process Stack Pointer value to set
\r
268 __STATIC_FORCEINLINE void __set_PSP(uint32_t topOfProcStack)
\r
270 __ASM volatile ("MSR psp, %0" : : "r" (topOfProcStack) : );
\r
274 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
276 \brief Set Process Stack Pointer (non-secure)
\r
277 \details Assigns the given value to the non-secure Process Stack Pointer (PSP) when in secure state.
\r
278 \param [in] topOfProcStack Process Stack Pointer value to set
\r
280 __STATIC_FORCEINLINE void __TZ_set_PSP_NS(uint32_t topOfProcStack)
\r
282 __ASM volatile ("MSR psp_ns, %0" : : "r" (topOfProcStack) : );
\r
288 \brief Get Main Stack Pointer
\r
289 \details Returns the current value of the Main Stack Pointer (MSP).
\r
290 \return MSP Register value
\r
292 __STATIC_FORCEINLINE uint32_t __get_MSP(void)
\r
296 __ASM volatile ("MRS %0, msp" : "=r" (result) );
\r
301 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
303 \brief Get Main Stack Pointer (non-secure)
\r
304 \details Returns the current value of the non-secure Main Stack Pointer (MSP) when in secure state.
\r
305 \return MSP Register value
\r
307 __STATIC_FORCEINLINE uint32_t __TZ_get_MSP_NS(void)
\r
311 __ASM volatile ("MRS %0, msp_ns" : "=r" (result) );
\r
318 \brief Set Main Stack Pointer
\r
319 \details Assigns the given value to the Main Stack Pointer (MSP).
\r
320 \param [in] topOfMainStack Main Stack Pointer value to set
\r
322 __STATIC_FORCEINLINE void __set_MSP(uint32_t topOfMainStack)
\r
324 __ASM volatile ("MSR msp, %0" : : "r" (topOfMainStack) : );
\r
328 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
330 \brief Set Main Stack Pointer (non-secure)
\r
331 \details Assigns the given value to the non-secure Main Stack Pointer (MSP) when in secure state.
\r
332 \param [in] topOfMainStack Main Stack Pointer value to set
\r
334 __STATIC_FORCEINLINE void __TZ_set_MSP_NS(uint32_t topOfMainStack)
\r
336 __ASM volatile ("MSR msp_ns, %0" : : "r" (topOfMainStack) : );
\r
341 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
343 \brief Get Stack Pointer (non-secure)
\r
344 \details Returns the current value of the non-secure Stack Pointer (SP) when in secure state.
\r
345 \return SP Register value
\r
347 __STATIC_FORCEINLINE uint32_t __TZ_get_SP_NS(void)
\r
351 __ASM volatile ("MRS %0, sp_ns" : "=r" (result) );
\r
357 \brief Set Stack Pointer (non-secure)
\r
358 \details Assigns the given value to the non-secure Stack Pointer (SP) when in secure state.
\r
359 \param [in] topOfStack Stack Pointer value to set
\r
361 __STATIC_FORCEINLINE void __TZ_set_SP_NS(uint32_t topOfStack)
\r
363 __ASM volatile ("MSR sp_ns, %0" : : "r" (topOfStack) : );
\r
369 \brief Get Priority Mask
\r
370 \details Returns the current state of the priority mask bit from the Priority Mask Register.
\r
371 \return Priority Mask value
\r
373 __STATIC_FORCEINLINE uint32_t __get_PRIMASK(void)
\r
377 __ASM volatile ("MRS %0, primask" : "=r" (result) );
\r
382 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
384 \brief Get Priority Mask (non-secure)
\r
385 \details Returns the current state of the non-secure priority mask bit from the Priority Mask Register when in secure state.
\r
386 \return Priority Mask value
\r
388 __STATIC_FORCEINLINE uint32_t __TZ_get_PRIMASK_NS(void)
\r
392 __ASM volatile ("MRS %0, primask_ns" : "=r" (result) );
\r
399 \brief Set Priority Mask
\r
400 \details Assigns the given value to the Priority Mask Register.
\r
401 \param [in] priMask Priority Mask
\r
403 __STATIC_FORCEINLINE void __set_PRIMASK(uint32_t priMask)
\r
405 __ASM volatile ("MSR primask, %0" : : "r" (priMask) : "memory");
\r
409 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
411 \brief Set Priority Mask (non-secure)
\r
412 \details Assigns the given value to the non-secure Priority Mask Register when in secure state.
\r
413 \param [in] priMask Priority Mask
\r
415 __STATIC_FORCEINLINE void __TZ_set_PRIMASK_NS(uint32_t priMask)
\r
417 __ASM volatile ("MSR primask_ns, %0" : : "r" (priMask) : "memory");
\r
422 #if ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
\r
423 (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
\r
424 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) )
\r
427 \details Enables FIQ interrupts by clearing the F-bit in the CPSR.
\r
428 Can only be executed in Privileged modes.
\r
430 #define __enable_fault_irq __enable_fiq /* see arm_compat.h */
\r
435 \details Disables FIQ interrupts by setting the F-bit in the CPSR.
\r
436 Can only be executed in Privileged modes.
\r
438 #define __disable_fault_irq __disable_fiq /* see arm_compat.h */
\r
442 \brief Get Base Priority
\r
443 \details Returns the current value of the Base Priority register.
\r
444 \return Base Priority register value
\r
446 __STATIC_FORCEINLINE uint32_t __get_BASEPRI(void)
\r
450 __ASM volatile ("MRS %0, basepri" : "=r" (result) );
\r
455 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
457 \brief Get Base Priority (non-secure)
\r
458 \details Returns the current value of the non-secure Base Priority register when in secure state.
\r
459 \return Base Priority register value
\r
461 __STATIC_FORCEINLINE uint32_t __TZ_get_BASEPRI_NS(void)
\r
465 __ASM volatile ("MRS %0, basepri_ns" : "=r" (result) );
\r
472 \brief Set Base Priority
\r
473 \details Assigns the given value to the Base Priority register.
\r
474 \param [in] basePri Base Priority value to set
\r
476 __STATIC_FORCEINLINE void __set_BASEPRI(uint32_t basePri)
\r
478 __ASM volatile ("MSR basepri, %0" : : "r" (basePri) : "memory");
\r
482 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
484 \brief Set Base Priority (non-secure)
\r
485 \details Assigns the given value to the non-secure Base Priority register when in secure state.
\r
486 \param [in] basePri Base Priority value to set
\r
488 __STATIC_FORCEINLINE void __TZ_set_BASEPRI_NS(uint32_t basePri)
\r
490 __ASM volatile ("MSR basepri_ns, %0" : : "r" (basePri) : "memory");
\r
496 \brief Set Base Priority with condition
\r
497 \details Assigns the given value to the Base Priority register only if BASEPRI masking is disabled,
\r
498 or the new value increases the BASEPRI priority level.
\r
499 \param [in] basePri Base Priority value to set
\r
501 __STATIC_FORCEINLINE void __set_BASEPRI_MAX(uint32_t basePri)
\r
503 __ASM volatile ("MSR basepri_max, %0" : : "r" (basePri) : "memory");
\r
508 \brief Get Fault Mask
\r
509 \details Returns the current value of the Fault Mask register.
\r
510 \return Fault Mask register value
\r
512 __STATIC_FORCEINLINE uint32_t __get_FAULTMASK(void)
\r
516 __ASM volatile ("MRS %0, faultmask" : "=r" (result) );
\r
521 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
523 \brief Get Fault Mask (non-secure)
\r
524 \details Returns the current value of the non-secure Fault Mask register when in secure state.
\r
525 \return Fault Mask register value
\r
527 __STATIC_FORCEINLINE uint32_t __TZ_get_FAULTMASK_NS(void)
\r
531 __ASM volatile ("MRS %0, faultmask_ns" : "=r" (result) );
\r
538 \brief Set Fault Mask
\r
539 \details Assigns the given value to the Fault Mask register.
\r
540 \param [in] faultMask Fault Mask value to set
\r
542 __STATIC_FORCEINLINE void __set_FAULTMASK(uint32_t faultMask)
\r
544 __ASM volatile ("MSR faultmask, %0" : : "r" (faultMask) : "memory");
\r
548 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
550 \brief Set Fault Mask (non-secure)
\r
551 \details Assigns the given value to the non-secure Fault Mask register when in secure state.
\r
552 \param [in] faultMask Fault Mask value to set
\r
554 __STATIC_FORCEINLINE void __TZ_set_FAULTMASK_NS(uint32_t faultMask)
\r
556 __ASM volatile ("MSR faultmask_ns, %0" : : "r" (faultMask) : "memory");
\r
560 #endif /* ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
\r
561 (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
\r
562 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) ) */
\r
565 #if ((defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
\r
566 (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) )
\r
569 \brief Get Process Stack Pointer Limit
\r
570 Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
\r
571 Stack Pointer Limit register hence zero is returned always in non-secure
\r
574 \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
\r
575 \return PSPLIM Register value
\r
577 __STATIC_FORCEINLINE uint32_t __get_PSPLIM(void)
\r
579 #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
\r
580 (!defined (__ARM_FEATURE_CMSE) || (__ARM_FEATURE_CMSE < 3)))
\r
581 // without main extensions, the non-secure PSPLIM is RAZ/WI
\r
585 __ASM volatile ("MRS %0, psplim" : "=r" (result) );
\r
590 #if (defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3))
\r
592 \brief Get Process Stack Pointer Limit (non-secure)
\r
593 Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
\r
594 Stack Pointer Limit register hence zero is returned always in non-secure
\r
597 \details Returns the current value of the non-secure Process Stack Pointer Limit (PSPLIM) when in secure state.
\r
598 \return PSPLIM Register value
\r
600 __STATIC_FORCEINLINE uint32_t __TZ_get_PSPLIM_NS(void)
\r
602 #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)))
\r
603 // without main extensions, the non-secure PSPLIM is RAZ/WI
\r
607 __ASM volatile ("MRS %0, psplim_ns" : "=r" (result) );
\r
615 \brief Set Process Stack Pointer Limit
\r
616 Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
\r
617 Stack Pointer Limit register hence the write is silently ignored in non-secure
\r
620 \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
\r
621 \param [in] ProcStackPtrLimit Process Stack Pointer Limit value to set
\r
623 __STATIC_FORCEINLINE void __set_PSPLIM(uint32_t ProcStackPtrLimit)
\r
625 #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
\r
626 (!defined (__ARM_FEATURE_CMSE) || (__ARM_FEATURE_CMSE < 3)))
\r
627 // without main extensions, the non-secure PSPLIM is RAZ/WI
\r
628 (void)ProcStackPtrLimit;
\r
630 __ASM volatile ("MSR psplim, %0" : : "r" (ProcStackPtrLimit));
\r
635 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
637 \brief Set Process Stack Pointer (non-secure)
\r
638 Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
\r
639 Stack Pointer Limit register hence the write is silently ignored in non-secure
\r
642 \details Assigns the given value to the non-secure Process Stack Pointer Limit (PSPLIM) when in secure state.
\r
643 \param [in] ProcStackPtrLimit Process Stack Pointer Limit value to set
\r
645 __STATIC_FORCEINLINE void __TZ_set_PSPLIM_NS(uint32_t ProcStackPtrLimit)
\r
647 #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)))
\r
648 // without main extensions, the non-secure PSPLIM is RAZ/WI
\r
649 (void)ProcStackPtrLimit;
\r
651 __ASM volatile ("MSR psplim_ns, %0\n" : : "r" (ProcStackPtrLimit));
\r
658 \brief Get Main Stack Pointer Limit
\r
659 Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
\r
660 Stack Pointer Limit register hence zero is returned always.
\r
662 \details Returns the current value of the Main Stack Pointer Limit (MSPLIM).
\r
663 \return MSPLIM Register value
\r
665 __STATIC_FORCEINLINE uint32_t __get_MSPLIM(void)
\r
667 #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
\r
668 (!defined (__ARM_FEATURE_CMSE) || (__ARM_FEATURE_CMSE < 3)))
\r
669 // without main extensions, the non-secure MSPLIM is RAZ/WI
\r
673 __ASM volatile ("MRS %0, msplim" : "=r" (result) );
\r
679 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
681 \brief Get Main Stack Pointer Limit (non-secure)
\r
682 Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
\r
683 Stack Pointer Limit register hence zero is returned always.
\r
685 \details Returns the current value of the non-secure Main Stack Pointer Limit(MSPLIM) when in secure state.
\r
686 \return MSPLIM Register value
\r
688 __STATIC_FORCEINLINE uint32_t __TZ_get_MSPLIM_NS(void)
\r
690 #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)))
\r
691 // without main extensions, the non-secure MSPLIM is RAZ/WI
\r
695 __ASM volatile ("MRS %0, msplim_ns" : "=r" (result) );
\r
703 \brief Set Main Stack Pointer Limit
\r
704 Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
\r
705 Stack Pointer Limit register hence the write is silently ignored.
\r
707 \details Assigns the given value to the Main Stack Pointer Limit (MSPLIM).
\r
708 \param [in] MainStackPtrLimit Main Stack Pointer Limit value to set
\r
710 __STATIC_FORCEINLINE void __set_MSPLIM(uint32_t MainStackPtrLimit)
\r
712 #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
\r
713 (!defined (__ARM_FEATURE_CMSE) || (__ARM_FEATURE_CMSE < 3)))
\r
714 // without main extensions, the non-secure MSPLIM is RAZ/WI
\r
715 (void)MainStackPtrLimit;
\r
717 __ASM volatile ("MSR msplim, %0" : : "r" (MainStackPtrLimit));
\r
722 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
\r
724 \brief Set Main Stack Pointer Limit (non-secure)
\r
725 Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
\r
726 Stack Pointer Limit register hence the write is silently ignored.
\r
728 \details Assigns the given value to the non-secure Main Stack Pointer Limit (MSPLIM) when in secure state.
\r
729 \param [in] MainStackPtrLimit Main Stack Pointer value to set
\r
731 __STATIC_FORCEINLINE void __TZ_set_MSPLIM_NS(uint32_t MainStackPtrLimit)
\r
733 #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)))
\r
734 // without main extensions, the non-secure MSPLIM is RAZ/WI
\r
735 (void)MainStackPtrLimit;
\r
737 __ASM volatile ("MSR msplim_ns, %0" : : "r" (MainStackPtrLimit));
\r
742 #endif /* ((defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
\r
743 (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) ) */
\r
747 \details Returns the current value of the Floating Point Status/Control register.
\r
748 \return Floating Point Status/Control register value
\r
750 #if ((defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)) && \
\r
751 (defined (__FPU_USED ) && (__FPU_USED == 1U)) )
\r
752 #define __get_FPSCR (uint32_t)__builtin_arm_get_fpscr
\r
754 #define __get_FPSCR() ((uint32_t)0U)
\r
759 \details Assigns the given value to the Floating Point Status/Control register.
\r
760 \param [in] fpscr Floating Point Status/Control value to set
\r
762 #if ((defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)) && \
\r
763 (defined (__FPU_USED ) && (__FPU_USED == 1U)) )
\r
764 #define __set_FPSCR __builtin_arm_set_fpscr
\r
766 #define __set_FPSCR(x) ((void)(x))
\r
770 /*@} end of CMSIS_Core_RegAccFunctions */
\r
773 /* ########################## Core Instruction Access ######################### */
\r
774 /** \defgroup CMSIS_Core_InstructionInterface CMSIS Core Instruction Interface
\r
775 Access to dedicated instructions
\r
779 /* Define macros for porting to both thumb1 and thumb2.
\r
780 * For thumb1, use low register (r0-r7), specified by constraint "l"
\r
781 * Otherwise, use general registers, specified by constraint "r" */
\r
782 #if defined (__thumb__) && !defined (__thumb2__)
\r
783 #define __CMSIS_GCC_OUT_REG(r) "=l" (r)
\r
784 #define __CMSIS_GCC_USE_REG(r) "l" (r)
\r
786 #define __CMSIS_GCC_OUT_REG(r) "=r" (r)
\r
787 #define __CMSIS_GCC_USE_REG(r) "r" (r)
\r
791 \brief No Operation
\r
792 \details No Operation does nothing. This instruction can be used for code alignment purposes.
\r
794 #define __NOP __builtin_arm_nop
\r
797 \brief Wait For Interrupt
\r
798 \details Wait For Interrupt is a hint instruction that suspends execution until one of a number of events occurs.
\r
800 #define __WFI __builtin_arm_wfi
\r
804 \brief Wait For Event
\r
805 \details Wait For Event is a hint instruction that permits the processor to enter
\r
806 a low-power state until one of a number of events occurs.
\r
808 #define __WFE __builtin_arm_wfe
\r
813 \details Send Event is a hint instruction. It causes an event to be signaled to the CPU.
\r
815 #define __SEV __builtin_arm_sev
\r
819 \brief Instruction Synchronization Barrier
\r
820 \details Instruction Synchronization Barrier flushes the pipeline in the processor,
\r
821 so that all instructions following the ISB are fetched from cache or memory,
\r
822 after the instruction has been completed.
\r
824 #define __ISB() __builtin_arm_isb(0xF);
\r
827 \brief Data Synchronization Barrier
\r
828 \details Acts as a special kind of Data Memory Barrier.
\r
829 It completes when all explicit memory accesses before this instruction complete.
\r
831 #define __DSB() __builtin_arm_dsb(0xF);
\r
835 \brief Data Memory Barrier
\r
836 \details Ensures the apparent order of the explicit memory operations before
\r
837 and after the instruction, without ensuring their completion.
\r
839 #define __DMB() __builtin_arm_dmb(0xF);
\r
843 \brief Reverse byte order (32 bit)
\r
844 \details Reverses the byte order in unsigned integer value. For example, 0x12345678 becomes 0x78563412.
\r
845 \param [in] value Value to reverse
\r
846 \return Reversed value
\r
848 #define __REV(value) __builtin_bswap32(value)
\r
852 \brief Reverse byte order (16 bit)
\r
853 \details Reverses the byte order within each halfword of a word. For example, 0x12345678 becomes 0x34127856.
\r
854 \param [in] value Value to reverse
\r
855 \return Reversed value
\r
857 #define __REV16(value) __ROR(__REV(value), 16)
\r
861 \brief Reverse byte order (16 bit)
\r
862 \details Reverses the byte order in a 16-bit value and returns the signed 16-bit result. For example, 0x0080 becomes 0x8000.
\r
863 \param [in] value Value to reverse
\r
864 \return Reversed value
\r
866 #define __REVSH(value) (int16_t)__builtin_bswap16(value)
\r
870 \brief Rotate Right in unsigned value (32 bit)
\r
871 \details Rotate Right (immediate) provides the value of the contents of a register rotated by a variable number of bits.
\r
872 \param [in] op1 Value to rotate
\r
873 \param [in] op2 Number of Bits to rotate
\r
874 \return Rotated value
\r
876 __STATIC_FORCEINLINE uint32_t __ROR(uint32_t op1, uint32_t op2)
\r
883 return (op1 >> op2) | (op1 << (32U - op2));
\r
889 \details Causes the processor to enter Debug state.
\r
890 Debug tools can use this to investigate system state when the instruction at a particular address is reached.
\r
891 \param [in] value is ignored by the processor.
\r
892 If required, a debugger can use it to store additional information about the breakpoint.
\r
894 #define __BKPT(value) __ASM volatile ("bkpt "#value)
\r
898 \brief Reverse bit order of value
\r
899 \details Reverses the bit order of the given value.
\r
900 \param [in] value Value to reverse
\r
901 \return Reversed value
\r
903 #define __RBIT __builtin_arm_rbit
\r
906 \brief Count leading zeros
\r
907 \details Counts the number of leading zeros of a data value.
\r
908 \param [in] value Value to count the leading zeros
\r
909 \return number of leading zeros in value
\r
911 #define __CLZ (uint8_t)__builtin_clz
\r
914 #if ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
\r
915 (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
\r
916 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
\r
917 (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) )
\r
919 \brief LDR Exclusive (8 bit)
\r
920 \details Executes a exclusive LDR instruction for 8 bit value.
\r
921 \param [in] ptr Pointer to data
\r
922 \return value of type uint8_t at (*ptr)
\r
924 #define __LDREXB (uint8_t)__builtin_arm_ldrex
\r
928 \brief LDR Exclusive (16 bit)
\r
929 \details Executes a exclusive LDR instruction for 16 bit values.
\r
930 \param [in] ptr Pointer to data
\r
931 \return value of type uint16_t at (*ptr)
\r
933 #define __LDREXH (uint16_t)__builtin_arm_ldrex
\r
937 \brief LDR Exclusive (32 bit)
\r
938 \details Executes a exclusive LDR instruction for 32 bit values.
\r
939 \param [in] ptr Pointer to data
\r
940 \return value of type uint32_t at (*ptr)
\r
942 #define __LDREXW (uint32_t)__builtin_arm_ldrex
\r
946 \brief STR Exclusive (8 bit)
\r
947 \details Executes a exclusive STR instruction for 8 bit values.
\r
948 \param [in] value Value to store
\r
949 \param [in] ptr Pointer to location
\r
950 \return 0 Function succeeded
\r
951 \return 1 Function failed
\r
953 #define __STREXB (uint32_t)__builtin_arm_strex
\r
957 \brief STR Exclusive (16 bit)
\r
958 \details Executes a exclusive STR instruction for 16 bit values.
\r
959 \param [in] value Value to store
\r
960 \param [in] ptr Pointer to location
\r
961 \return 0 Function succeeded
\r
962 \return 1 Function failed
\r
964 #define __STREXH (uint32_t)__builtin_arm_strex
\r
968 \brief STR Exclusive (32 bit)
\r
969 \details Executes a exclusive STR instruction for 32 bit values.
\r
970 \param [in] value Value to store
\r
971 \param [in] ptr Pointer to location
\r
972 \return 0 Function succeeded
\r
973 \return 1 Function failed
\r
975 #define __STREXW (uint32_t)__builtin_arm_strex
\r
979 \brief Remove the exclusive lock
\r
980 \details Removes the exclusive lock which is created by LDREX.
\r
982 #define __CLREX __builtin_arm_clrex
\r
984 #endif /* ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
\r
985 (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
\r
986 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
\r
987 (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) ) */
\r
990 #if ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
\r
991 (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
\r
992 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) )
\r
995 \brief Signed Saturate
\r
996 \details Saturates a signed value.
\r
997 \param [in] value Value to be saturated
\r
998 \param [in] sat Bit position to saturate to (1..32)
\r
999 \return Saturated value
\r
1001 #define __SSAT __builtin_arm_ssat
\r
1005 \brief Unsigned Saturate
\r
1006 \details Saturates an unsigned value.
\r
1007 \param [in] value Value to be saturated
\r
1008 \param [in] sat Bit position to saturate to (0..31)
\r
1009 \return Saturated value
\r
1011 #define __USAT __builtin_arm_usat
\r
1015 \brief Rotate Right with Extend (32 bit)
\r
1016 \details Moves each bit of a bitstring right by one bit.
\r
1017 The carry input is shifted in at the left end of the bitstring.
\r
1018 \param [in] value Value to rotate
\r
1019 \return Rotated value
\r
1021 __STATIC_FORCEINLINE uint32_t __RRX(uint32_t value)
\r
1025 __ASM volatile ("rrx %0, %1" : __CMSIS_GCC_OUT_REG (result) : __CMSIS_GCC_USE_REG (value) );
\r
1031 \brief LDRT Unprivileged (8 bit)
\r
1032 \details Executes a Unprivileged LDRT instruction for 8 bit value.
\r
1033 \param [in] ptr Pointer to data
\r
1034 \return value of type uint8_t at (*ptr)
\r
1036 __STATIC_FORCEINLINE uint8_t __LDRBT(volatile uint8_t *ptr)
\r
1040 __ASM volatile ("ldrbt %0, %1" : "=r" (result) : "Q" (*ptr) );
\r
1041 return ((uint8_t) result); /* Add explicit type cast here */
\r
1046 \brief LDRT Unprivileged (16 bit)
\r
1047 \details Executes a Unprivileged LDRT instruction for 16 bit values.
\r
1048 \param [in] ptr Pointer to data
\r
1049 \return value of type uint16_t at (*ptr)
\r
1051 __STATIC_FORCEINLINE uint16_t __LDRHT(volatile uint16_t *ptr)
\r
1055 __ASM volatile ("ldrht %0, %1" : "=r" (result) : "Q" (*ptr) );
\r
1056 return ((uint16_t) result); /* Add explicit type cast here */
\r
1061 \brief LDRT Unprivileged (32 bit)
\r
1062 \details Executes a Unprivileged LDRT instruction for 32 bit values.
\r
1063 \param [in] ptr Pointer to data
\r
1064 \return value of type uint32_t at (*ptr)
\r
1066 __STATIC_FORCEINLINE uint32_t __LDRT(volatile uint32_t *ptr)
\r
1070 __ASM volatile ("ldrt %0, %1" : "=r" (result) : "Q" (*ptr) );
\r
1076 \brief STRT Unprivileged (8 bit)
\r
1077 \details Executes a Unprivileged STRT instruction for 8 bit values.
\r
1078 \param [in] value Value to store
\r
1079 \param [in] ptr Pointer to location
\r
1081 __STATIC_FORCEINLINE void __STRBT(uint8_t value, volatile uint8_t *ptr)
\r
1083 __ASM volatile ("strbt %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
\r
1088 \brief STRT Unprivileged (16 bit)
\r
1089 \details Executes a Unprivileged STRT instruction for 16 bit values.
\r
1090 \param [in] value Value to store
\r
1091 \param [in] ptr Pointer to location
\r
1093 __STATIC_FORCEINLINE void __STRHT(uint16_t value, volatile uint16_t *ptr)
\r
1095 __ASM volatile ("strht %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
\r
1100 \brief STRT Unprivileged (32 bit)
\r
1101 \details Executes a Unprivileged STRT instruction for 32 bit values.
\r
1102 \param [in] value Value to store
\r
1103 \param [in] ptr Pointer to location
\r
1105 __STATIC_FORCEINLINE void __STRT(uint32_t value, volatile uint32_t *ptr)
\r
1107 __ASM volatile ("strt %1, %0" : "=Q" (*ptr) : "r" (value) );
\r
1110 #else /* ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
\r
1111 (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
\r
1112 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) ) */
\r
1115 \brief Signed Saturate
\r
1116 \details Saturates a signed value.
\r
1117 \param [in] value Value to be saturated
\r
1118 \param [in] sat Bit position to saturate to (1..32)
\r
1119 \return Saturated value
\r
1121 __STATIC_FORCEINLINE int32_t __SSAT(int32_t val, uint32_t sat)
\r
1123 if ((sat >= 1U) && (sat <= 32U))
\r
1125 const int32_t max = (int32_t)((1U << (sat - 1U)) - 1U);
\r
1126 const int32_t min = -1 - max ;
\r
1131 else if (val < min)
\r
1140 \brief Unsigned Saturate
\r
1141 \details Saturates an unsigned value.
\r
1142 \param [in] value Value to be saturated
\r
1143 \param [in] sat Bit position to saturate to (0..31)
\r
1144 \return Saturated value
\r
1146 __STATIC_FORCEINLINE uint32_t __USAT(int32_t val, uint32_t sat)
\r
1150 const uint32_t max = ((1U << sat) - 1U);
\r
1151 if (val > (int32_t)max)
\r
1160 return (uint32_t)val;
\r
1163 #endif /* ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
\r
1164 (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
\r
1165 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) ) */
\r
1168 #if ((defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
\r
1169 (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) )
\r
1171 \brief Load-Acquire (8 bit)
\r
1172 \details Executes a LDAB instruction for 8 bit value.
\r
1173 \param [in] ptr Pointer to data
\r
1174 \return value of type uint8_t at (*ptr)
\r
1176 __STATIC_FORCEINLINE uint8_t __LDAB(volatile uint8_t *ptr)
\r
1180 __ASM volatile ("ldab %0, %1" : "=r" (result) : "Q" (*ptr) );
\r
1181 return ((uint8_t) result);
\r
1186 \brief Load-Acquire (16 bit)
\r
1187 \details Executes a LDAH instruction for 16 bit values.
\r
1188 \param [in] ptr Pointer to data
\r
1189 \return value of type uint16_t at (*ptr)
\r
1191 __STATIC_FORCEINLINE uint16_t __LDAH(volatile uint16_t *ptr)
\r
1195 __ASM volatile ("ldah %0, %1" : "=r" (result) : "Q" (*ptr) );
\r
1196 return ((uint16_t) result);
\r
1201 \brief Load-Acquire (32 bit)
\r
1202 \details Executes a LDA instruction for 32 bit values.
\r
1203 \param [in] ptr Pointer to data
\r
1204 \return value of type uint32_t at (*ptr)
\r
1206 __STATIC_FORCEINLINE uint32_t __LDA(volatile uint32_t *ptr)
\r
1210 __ASM volatile ("lda %0, %1" : "=r" (result) : "Q" (*ptr) );
\r
1216 \brief Store-Release (8 bit)
\r
1217 \details Executes a STLB instruction for 8 bit values.
\r
1218 \param [in] value Value to store
\r
1219 \param [in] ptr Pointer to location
\r
1221 __STATIC_FORCEINLINE void __STLB(uint8_t value, volatile uint8_t *ptr)
\r
1223 __ASM volatile ("stlb %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
\r
1228 \brief Store-Release (16 bit)
\r
1229 \details Executes a STLH instruction for 16 bit values.
\r
1230 \param [in] value Value to store
\r
1231 \param [in] ptr Pointer to location
\r
1233 __STATIC_FORCEINLINE void __STLH(uint16_t value, volatile uint16_t *ptr)
\r
1235 __ASM volatile ("stlh %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
\r
1240 \brief Store-Release (32 bit)
\r
1241 \details Executes a STL instruction for 32 bit values.
\r
1242 \param [in] value Value to store
\r
1243 \param [in] ptr Pointer to location
\r
1245 __STATIC_FORCEINLINE void __STL(uint32_t value, volatile uint32_t *ptr)
\r
1247 __ASM volatile ("stl %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
\r
1252 \brief Load-Acquire Exclusive (8 bit)
\r
1253 \details Executes a LDAB exclusive instruction for 8 bit value.
\r
1254 \param [in] ptr Pointer to data
\r
1255 \return value of type uint8_t at (*ptr)
\r
1257 #define __LDAEXB (uint8_t)__builtin_arm_ldaex
\r
1261 \brief Load-Acquire Exclusive (16 bit)
\r
1262 \details Executes a LDAH exclusive instruction for 16 bit values.
\r
1263 \param [in] ptr Pointer to data
\r
1264 \return value of type uint16_t at (*ptr)
\r
1266 #define __LDAEXH (uint16_t)__builtin_arm_ldaex
\r
1270 \brief Load-Acquire Exclusive (32 bit)
\r
1271 \details Executes a LDA exclusive instruction for 32 bit values.
\r
1272 \param [in] ptr Pointer to data
\r
1273 \return value of type uint32_t at (*ptr)
\r
1275 #define __LDAEX (uint32_t)__builtin_arm_ldaex
\r
1279 \brief Store-Release Exclusive (8 bit)
\r
1280 \details Executes a STLB exclusive instruction for 8 bit values.
\r
1281 \param [in] value Value to store
\r
1282 \param [in] ptr Pointer to location
\r
1283 \return 0 Function succeeded
\r
1284 \return 1 Function failed
\r
1286 #define __STLEXB (uint32_t)__builtin_arm_stlex
\r
1290 \brief Store-Release Exclusive (16 bit)
\r
1291 \details Executes a STLH exclusive instruction for 16 bit values.
\r
1292 \param [in] value Value to store
\r
1293 \param [in] ptr Pointer to location
\r
1294 \return 0 Function succeeded
\r
1295 \return 1 Function failed
\r
1297 #define __STLEXH (uint32_t)__builtin_arm_stlex
\r
1301 \brief Store-Release Exclusive (32 bit)
\r
1302 \details Executes a STL exclusive instruction for 32 bit values.
\r
1303 \param [in] value Value to store
\r
1304 \param [in] ptr Pointer to location
\r
1305 \return 0 Function succeeded
\r
1306 \return 1 Function failed
\r
1308 #define __STLEX (uint32_t)__builtin_arm_stlex
\r
1310 #endif /* ((defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
\r
1311 (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) ) */
\r
1313 /*@}*/ /* end of group CMSIS_Core_InstructionInterface */
\r
1316 /* ################### Compiler specific Intrinsics ########################### */
\r
1317 /** \defgroup CMSIS_SIMD_intrinsics CMSIS SIMD Intrinsics
\r
1318 Access to dedicated SIMD instructions
\r
1322 #if (defined (__ARM_FEATURE_DSP) && (__ARM_FEATURE_DSP == 1))
\r
1324 __STATIC_FORCEINLINE uint32_t __SADD8(uint32_t op1, uint32_t op2)
\r
1328 __ASM volatile ("sadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1332 __STATIC_FORCEINLINE uint32_t __QADD8(uint32_t op1, uint32_t op2)
\r
1336 __ASM volatile ("qadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1340 __STATIC_FORCEINLINE uint32_t __SHADD8(uint32_t op1, uint32_t op2)
\r
1344 __ASM volatile ("shadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1348 __STATIC_FORCEINLINE uint32_t __UADD8(uint32_t op1, uint32_t op2)
\r
1352 __ASM volatile ("uadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1356 __STATIC_FORCEINLINE uint32_t __UQADD8(uint32_t op1, uint32_t op2)
\r
1360 __ASM volatile ("uqadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1364 __STATIC_FORCEINLINE uint32_t __UHADD8(uint32_t op1, uint32_t op2)
\r
1368 __ASM volatile ("uhadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1373 __STATIC_FORCEINLINE uint32_t __SSUB8(uint32_t op1, uint32_t op2)
\r
1377 __ASM volatile ("ssub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1381 __STATIC_FORCEINLINE uint32_t __QSUB8(uint32_t op1, uint32_t op2)
\r
1385 __ASM volatile ("qsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1389 __STATIC_FORCEINLINE uint32_t __SHSUB8(uint32_t op1, uint32_t op2)
\r
1393 __ASM volatile ("shsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1397 __STATIC_FORCEINLINE uint32_t __USUB8(uint32_t op1, uint32_t op2)
\r
1401 __ASM volatile ("usub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1405 __STATIC_FORCEINLINE uint32_t __UQSUB8(uint32_t op1, uint32_t op2)
\r
1409 __ASM volatile ("uqsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1413 __STATIC_FORCEINLINE uint32_t __UHSUB8(uint32_t op1, uint32_t op2)
\r
1417 __ASM volatile ("uhsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1422 __STATIC_FORCEINLINE uint32_t __SADD16(uint32_t op1, uint32_t op2)
\r
1426 __ASM volatile ("sadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1430 __STATIC_FORCEINLINE uint32_t __QADD16(uint32_t op1, uint32_t op2)
\r
1434 __ASM volatile ("qadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1438 __STATIC_FORCEINLINE uint32_t __SHADD16(uint32_t op1, uint32_t op2)
\r
1442 __ASM volatile ("shadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1446 __STATIC_FORCEINLINE uint32_t __UADD16(uint32_t op1, uint32_t op2)
\r
1450 __ASM volatile ("uadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1454 __STATIC_FORCEINLINE uint32_t __UQADD16(uint32_t op1, uint32_t op2)
\r
1458 __ASM volatile ("uqadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1462 __STATIC_FORCEINLINE uint32_t __UHADD16(uint32_t op1, uint32_t op2)
\r
1466 __ASM volatile ("uhadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1470 __STATIC_FORCEINLINE uint32_t __SSUB16(uint32_t op1, uint32_t op2)
\r
1474 __ASM volatile ("ssub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1478 __STATIC_FORCEINLINE uint32_t __QSUB16(uint32_t op1, uint32_t op2)
\r
1482 __ASM volatile ("qsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1486 __STATIC_FORCEINLINE uint32_t __SHSUB16(uint32_t op1, uint32_t op2)
\r
1490 __ASM volatile ("shsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1494 __STATIC_FORCEINLINE uint32_t __USUB16(uint32_t op1, uint32_t op2)
\r
1498 __ASM volatile ("usub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1502 __STATIC_FORCEINLINE uint32_t __UQSUB16(uint32_t op1, uint32_t op2)
\r
1506 __ASM volatile ("uqsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1510 __STATIC_FORCEINLINE uint32_t __UHSUB16(uint32_t op1, uint32_t op2)
\r
1514 __ASM volatile ("uhsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1518 __STATIC_FORCEINLINE uint32_t __SASX(uint32_t op1, uint32_t op2)
\r
1522 __ASM volatile ("sasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1526 __STATIC_FORCEINLINE uint32_t __QASX(uint32_t op1, uint32_t op2)
\r
1530 __ASM volatile ("qasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1534 __STATIC_FORCEINLINE uint32_t __SHASX(uint32_t op1, uint32_t op2)
\r
1538 __ASM volatile ("shasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1542 __STATIC_FORCEINLINE uint32_t __UASX(uint32_t op1, uint32_t op2)
\r
1546 __ASM volatile ("uasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1550 __STATIC_FORCEINLINE uint32_t __UQASX(uint32_t op1, uint32_t op2)
\r
1554 __ASM volatile ("uqasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1558 __STATIC_FORCEINLINE uint32_t __UHASX(uint32_t op1, uint32_t op2)
\r
1562 __ASM volatile ("uhasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1566 __STATIC_FORCEINLINE uint32_t __SSAX(uint32_t op1, uint32_t op2)
\r
1570 __ASM volatile ("ssax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1574 __STATIC_FORCEINLINE uint32_t __QSAX(uint32_t op1, uint32_t op2)
\r
1578 __ASM volatile ("qsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1582 __STATIC_FORCEINLINE uint32_t __SHSAX(uint32_t op1, uint32_t op2)
\r
1586 __ASM volatile ("shsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1590 __STATIC_FORCEINLINE uint32_t __USAX(uint32_t op1, uint32_t op2)
\r
1594 __ASM volatile ("usax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1598 __STATIC_FORCEINLINE uint32_t __UQSAX(uint32_t op1, uint32_t op2)
\r
1602 __ASM volatile ("uqsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1606 __STATIC_FORCEINLINE uint32_t __UHSAX(uint32_t op1, uint32_t op2)
\r
1610 __ASM volatile ("uhsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1614 __STATIC_FORCEINLINE uint32_t __USAD8(uint32_t op1, uint32_t op2)
\r
1618 __ASM volatile ("usad8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1622 __STATIC_FORCEINLINE uint32_t __USADA8(uint32_t op1, uint32_t op2, uint32_t op3)
\r
1626 __ASM volatile ("usada8 %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
\r
1630 #define __SSAT16(ARG1,ARG2) \
\r
1632 int32_t __RES, __ARG1 = (ARG1); \
\r
1633 __ASM ("ssat16 %0, %1, %2" : "=r" (__RES) : "I" (ARG2), "r" (__ARG1) ); \
\r
1637 #define __USAT16(ARG1,ARG2) \
\r
1639 uint32_t __RES, __ARG1 = (ARG1); \
\r
1640 __ASM ("usat16 %0, %1, %2" : "=r" (__RES) : "I" (ARG2), "r" (__ARG1) ); \
\r
1644 __STATIC_FORCEINLINE uint32_t __UXTB16(uint32_t op1)
\r
1648 __ASM volatile ("uxtb16 %0, %1" : "=r" (result) : "r" (op1));
\r
1652 __STATIC_FORCEINLINE uint32_t __UXTAB16(uint32_t op1, uint32_t op2)
\r
1656 __ASM volatile ("uxtab16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1660 __STATIC_FORCEINLINE uint32_t __SXTB16(uint32_t op1)
\r
1664 __ASM volatile ("sxtb16 %0, %1" : "=r" (result) : "r" (op1));
\r
1668 __STATIC_FORCEINLINE uint32_t __SXTAB16(uint32_t op1, uint32_t op2)
\r
1672 __ASM volatile ("sxtab16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1676 __STATIC_FORCEINLINE uint32_t __SMUAD (uint32_t op1, uint32_t op2)
\r
1680 __ASM volatile ("smuad %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1684 __STATIC_FORCEINLINE uint32_t __SMUADX (uint32_t op1, uint32_t op2)
\r
1688 __ASM volatile ("smuadx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1692 __STATIC_FORCEINLINE uint32_t __SMLAD (uint32_t op1, uint32_t op2, uint32_t op3)
\r
1696 __ASM volatile ("smlad %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
\r
1700 __STATIC_FORCEINLINE uint32_t __SMLADX (uint32_t op1, uint32_t op2, uint32_t op3)
\r
1704 __ASM volatile ("smladx %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
\r
1708 __STATIC_FORCEINLINE uint64_t __SMLALD (uint32_t op1, uint32_t op2, uint64_t acc)
\r
1716 #ifndef __ARMEB__ /* Little endian */
\r
1717 __ASM volatile ("smlald %0, %1, %2, %3" : "=r" (llr.w32[0]), "=r" (llr.w32[1]): "r" (op1), "r" (op2) , "0" (llr.w32[0]), "1" (llr.w32[1]) );
\r
1718 #else /* Big endian */
\r
1719 __ASM volatile ("smlald %0, %1, %2, %3" : "=r" (llr.w32[1]), "=r" (llr.w32[0]): "r" (op1), "r" (op2) , "0" (llr.w32[1]), "1" (llr.w32[0]) );
\r
1725 __STATIC_FORCEINLINE uint64_t __SMLALDX (uint32_t op1, uint32_t op2, uint64_t acc)
\r
1733 #ifndef __ARMEB__ /* Little endian */
\r
1734 __ASM volatile ("smlaldx %0, %1, %2, %3" : "=r" (llr.w32[0]), "=r" (llr.w32[1]): "r" (op1), "r" (op2) , "0" (llr.w32[0]), "1" (llr.w32[1]) );
\r
1735 #else /* Big endian */
\r
1736 __ASM volatile ("smlaldx %0, %1, %2, %3" : "=r" (llr.w32[1]), "=r" (llr.w32[0]): "r" (op1), "r" (op2) , "0" (llr.w32[1]), "1" (llr.w32[0]) );
\r
1742 __STATIC_FORCEINLINE uint32_t __SMUSD (uint32_t op1, uint32_t op2)
\r
1746 __ASM volatile ("smusd %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1750 __STATIC_FORCEINLINE uint32_t __SMUSDX (uint32_t op1, uint32_t op2)
\r
1754 __ASM volatile ("smusdx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1758 __STATIC_FORCEINLINE uint32_t __SMLSD (uint32_t op1, uint32_t op2, uint32_t op3)
\r
1762 __ASM volatile ("smlsd %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
\r
1766 __STATIC_FORCEINLINE uint32_t __SMLSDX (uint32_t op1, uint32_t op2, uint32_t op3)
\r
1770 __ASM volatile ("smlsdx %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
\r
1774 __STATIC_FORCEINLINE uint64_t __SMLSLD (uint32_t op1, uint32_t op2, uint64_t acc)
\r
1782 #ifndef __ARMEB__ /* Little endian */
\r
1783 __ASM volatile ("smlsld %0, %1, %2, %3" : "=r" (llr.w32[0]), "=r" (llr.w32[1]): "r" (op1), "r" (op2) , "0" (llr.w32[0]), "1" (llr.w32[1]) );
\r
1784 #else /* Big endian */
\r
1785 __ASM volatile ("smlsld %0, %1, %2, %3" : "=r" (llr.w32[1]), "=r" (llr.w32[0]): "r" (op1), "r" (op2) , "0" (llr.w32[1]), "1" (llr.w32[0]) );
\r
1791 __STATIC_FORCEINLINE uint64_t __SMLSLDX (uint32_t op1, uint32_t op2, uint64_t acc)
\r
1799 #ifndef __ARMEB__ /* Little endian */
\r
1800 __ASM volatile ("smlsldx %0, %1, %2, %3" : "=r" (llr.w32[0]), "=r" (llr.w32[1]): "r" (op1), "r" (op2) , "0" (llr.w32[0]), "1" (llr.w32[1]) );
\r
1801 #else /* Big endian */
\r
1802 __ASM volatile ("smlsldx %0, %1, %2, %3" : "=r" (llr.w32[1]), "=r" (llr.w32[0]): "r" (op1), "r" (op2) , "0" (llr.w32[1]), "1" (llr.w32[0]) );
\r
1808 __STATIC_FORCEINLINE uint32_t __SEL (uint32_t op1, uint32_t op2)
\r
1812 __ASM volatile ("sel %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1816 __STATIC_FORCEINLINE int32_t __QADD( int32_t op1, int32_t op2)
\r
1820 __ASM volatile ("qadd %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1824 __STATIC_FORCEINLINE int32_t __QSUB( int32_t op1, int32_t op2)
\r
1828 __ASM volatile ("qsub %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
\r
1833 #define __PKHBT(ARG1,ARG2,ARG3) \
\r
1835 uint32_t __RES, __ARG1 = (ARG1), __ARG2 = (ARG2); \
\r
1836 __ASM ("pkhbt %0, %1, %2, lsl %3" : "=r" (__RES) : "r" (__ARG1), "r" (__ARG2), "I" (ARG3) ); \
\r
1840 #define __PKHTB(ARG1,ARG2,ARG3) \
\r
1842 uint32_t __RES, __ARG1 = (ARG1), __ARG2 = (ARG2); \
\r
1844 __ASM ("pkhtb %0, %1, %2" : "=r" (__RES) : "r" (__ARG1), "r" (__ARG2) ); \
\r
1846 __ASM ("pkhtb %0, %1, %2, asr %3" : "=r" (__RES) : "r" (__ARG1), "r" (__ARG2), "I" (ARG3) ); \
\r
1851 #define __PKHBT(ARG1,ARG2,ARG3) ( ((((uint32_t)(ARG1)) ) & 0x0000FFFFUL) | \
\r
1852 ((((uint32_t)(ARG2)) << (ARG3)) & 0xFFFF0000UL) )
\r
1854 #define __PKHTB(ARG1,ARG2,ARG3) ( ((((uint32_t)(ARG1)) ) & 0xFFFF0000UL) | \
\r
1855 ((((uint32_t)(ARG2)) >> (ARG3)) & 0x0000FFFFUL) )
\r
1857 __STATIC_FORCEINLINE int32_t __SMMLA (int32_t op1, int32_t op2, int32_t op3)
\r
1861 __ASM volatile ("smmla %0, %1, %2, %3" : "=r" (result): "r" (op1), "r" (op2), "r" (op3) );
\r
1865 #endif /* (__ARM_FEATURE_DSP == 1) */
\r
1866 /*@} end of group CMSIS_SIMD_intrinsics */
\r
1869 #endif /* __CMSIS_ARMCLANG_H */
\r