1 /**************************************************************************//**
\r
3 * @brief CMSIS Cortex-M0 Core Peripheral Access Layer Header File
\r
5 * @date 22. August 2014
\r
9 ******************************************************************************/
\r
10 /* Copyright (c) 2009 - 2014 ARM LIMITED
\r
12 All rights reserved.
\r
13 Redistribution and use in source and binary forms, with or without
\r
14 modification, are permitted provided that the following conditions are met:
\r
15 - Redistributions of source code must retain the above copyright
\r
16 notice, this list of conditions and the following disclaimer.
\r
17 - Redistributions in binary form must reproduce the above copyright
\r
18 notice, this list of conditions and the following disclaimer in the
\r
19 documentation and/or other materials provided with the distribution.
\r
20 - Neither the name of ARM nor the names of its contributors may be used
\r
21 to endorse or promote products derived from this software without
\r
22 specific prior written permission.
\r
24 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
\r
25 AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
\r
26 IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
\r
27 ARE DISCLAIMED. IN NO EVENT SHALL COPYRIGHT HOLDERS AND CONTRIBUTORS BE
\r
28 LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
\r
29 CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
\r
30 SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
\r
31 INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
\r
32 CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
\r
33 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
\r
34 POSSIBILITY OF SUCH DAMAGE.
\r
35 ---------------------------------------------------------------------------*/
\r
38 #if defined ( __ICCARM__ )
\r
39 #pragma system_include /* treat file as system include file for MISRA check */
\r
42 #ifndef __CORE_CM0_H_GENERIC
\r
43 #define __CORE_CM0_H_GENERIC
\r
49 /** \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions
\r
50 CMSIS violates the following MISRA-C:2004 rules:
\r
52 \li Required Rule 8.5, object/function definition in header file.<br>
\r
53 Function definitions in header files are used to allow 'inlining'.
\r
55 \li Required Rule 18.4, declaration of union type or object of union type: '{...}'.<br>
\r
56 Unions are used for effective representation of core registers.
\r
58 \li Advisory Rule 19.7, Function-like macro defined.<br>
\r
59 Function-like macros are used to allow more efficient code.
\r
63 /*******************************************************************************
\r
65 ******************************************************************************/
\r
66 /** \ingroup Cortex_M0
\r
70 /* CMSIS CM0 definitions */
\r
71 #define __CM0_CMSIS_VERSION_MAIN (0x04) /*!< [31:16] CMSIS HAL main version */
\r
72 #define __CM0_CMSIS_VERSION_SUB (0x00) /*!< [15:0] CMSIS HAL sub version */
\r
73 #define __CM0_CMSIS_VERSION ((__CM0_CMSIS_VERSION_MAIN << 16) | \
\r
74 __CM0_CMSIS_VERSION_SUB ) /*!< CMSIS HAL version number */
\r
76 #define __CORTEX_M (0x00) /*!< Cortex-M Core */
\r
79 #if defined ( __CC_ARM )
\r
80 #define __ASM __asm /*!< asm keyword for ARM Compiler */
\r
81 #define __INLINE __inline /*!< inline keyword for ARM Compiler */
\r
82 #define __STATIC_INLINE static __inline
\r
84 #elif defined ( __GNUC__ )
\r
85 #define __ASM __asm /*!< asm keyword for GNU Compiler */
\r
86 #define __INLINE inline /*!< inline keyword for GNU Compiler */
\r
87 #define __STATIC_INLINE static inline
\r
89 #elif defined ( __ICCARM__ )
\r
90 #define __ASM __asm /*!< asm keyword for IAR Compiler */
\r
91 #define __INLINE inline /*!< inline keyword for IAR Compiler. Only available in High optimization mode! */
\r
92 #define __STATIC_INLINE static inline
\r
94 #elif defined ( __TMS470__ )
\r
95 #define __ASM __asm /*!< asm keyword for TI CCS Compiler */
\r
96 #define __STATIC_INLINE static inline
\r
98 #elif defined ( __TASKING__ )
\r
99 #define __ASM __asm /*!< asm keyword for TASKING Compiler */
\r
100 #define __INLINE inline /*!< inline keyword for TASKING Compiler */
\r
101 #define __STATIC_INLINE static inline
\r
103 #elif defined ( __CSMC__ )
\r
105 #define __ASM _asm /*!< asm keyword for COSMIC Compiler */
\r
106 #define __INLINE inline /*use -pc99 on compile line !< inline keyword for COSMIC Compiler */
\r
107 #define __STATIC_INLINE static inline
\r
111 /** __FPU_USED indicates whether an FPU is used or not.
\r
112 This core does not support an FPU at all
\r
114 #define __FPU_USED 0
\r
116 #if defined ( __CC_ARM )
\r
117 #if defined __TARGET_FPU_VFP
\r
118 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
\r
121 #elif defined ( __GNUC__ )
\r
122 #if defined (__VFP_FP__) && !defined(__SOFTFP__)
\r
123 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
\r
126 #elif defined ( __ICCARM__ )
\r
127 #if defined __ARMVFP__
\r
128 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
\r
131 #elif defined ( __TMS470__ )
\r
132 #if defined __TI__VFP_SUPPORT____
\r
133 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
\r
136 #elif defined ( __TASKING__ )
\r
137 #if defined __FPU_VFP__
\r
138 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
\r
141 #elif defined ( __CSMC__ ) /* Cosmic */
\r
142 #if ( __CSMC__ & 0x400) // FPU present for parser
\r
143 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
\r
147 #include <stdint.h> /* standard types definitions */
\r
148 #include <core_cmInstr.h> /* Core Instruction Access */
\r
149 #include <core_cmFunc.h> /* Core Function Access */
\r
155 #endif /* __CORE_CM0_H_GENERIC */
\r
157 #ifndef __CMSIS_GENERIC
\r
159 #ifndef __CORE_CM0_H_DEPENDANT
\r
160 #define __CORE_CM0_H_DEPENDANT
\r
166 /* check device defines and use defaults */
\r
167 #if defined __CHECK_DEVICE_DEFINES
\r
169 #define __CM0_REV 0x0000
\r
170 #warning "__CM0_REV not defined in device header file; using default!"
\r
173 #ifndef __NVIC_PRIO_BITS
\r
174 #define __NVIC_PRIO_BITS 2
\r
175 #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
\r
178 #ifndef __Vendor_SysTickConfig
\r
179 #define __Vendor_SysTickConfig 0
\r
180 #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
\r
184 /* IO definitions (access restrictions to peripheral registers) */
\r
186 \defgroup CMSIS_glob_defs CMSIS Global Defines
\r
188 <strong>IO Type Qualifiers</strong> are used
\r
189 \li to specify the access to peripheral variables.
\r
190 \li for automatic generation of peripheral register debug information.
\r
193 #define __I volatile /*!< Defines 'read only' permissions */
\r
195 #define __I volatile const /*!< Defines 'read only' permissions */
\r
197 #define __O volatile /*!< Defines 'write only' permissions */
\r
198 #define __IO volatile /*!< Defines 'read / write' permissions */
\r
200 /*@} end of group Cortex_M0 */
\r
204 /*******************************************************************************
\r
205 * Register Abstraction
\r
206 Core Register contain:
\r
208 - Core NVIC Register
\r
209 - Core SCB Register
\r
210 - Core SysTick Register
\r
211 ******************************************************************************/
\r
212 /** \defgroup CMSIS_core_register Defines and Type Definitions
\r
213 \brief Type definitions and defines for Cortex-M processor based devices.
\r
216 /** \ingroup CMSIS_core_register
\r
217 \defgroup CMSIS_CORE Status and Control Registers
\r
218 \brief Core Register type definitions.
\r
222 /** \brief Union type to access the Application Program Status Register (APSR).
\r
228 #if (__CORTEX_M != 0x04)
\r
229 uint32_t _reserved0:27; /*!< bit: 0..26 Reserved */
\r
231 uint32_t _reserved0:16; /*!< bit: 0..15 Reserved */
\r
232 uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
\r
233 uint32_t _reserved1:7; /*!< bit: 20..26 Reserved */
\r
235 uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
\r
236 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
\r
237 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
\r
238 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
\r
239 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
\r
240 } b; /*!< Structure used for bit access */
\r
241 uint32_t w; /*!< Type used for word access */
\r
245 /** \brief Union type to access the Interrupt Program Status Register (IPSR).
\r
251 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
\r
252 uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */
\r
253 } b; /*!< Structure used for bit access */
\r
254 uint32_t w; /*!< Type used for word access */
\r
258 /** \brief Union type to access the Special-Purpose Program Status Registers (xPSR).
\r
264 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
\r
265 #if (__CORTEX_M != 0x04)
\r
266 uint32_t _reserved0:15; /*!< bit: 9..23 Reserved */
\r
268 uint32_t _reserved0:7; /*!< bit: 9..15 Reserved */
\r
269 uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
\r
270 uint32_t _reserved1:4; /*!< bit: 20..23 Reserved */
\r
272 uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */
\r
273 uint32_t IT:2; /*!< bit: 25..26 saved IT state (read 0) */
\r
274 uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
\r
275 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
\r
276 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
\r
277 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
\r
278 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
\r
279 } b; /*!< Structure used for bit access */
\r
280 uint32_t w; /*!< Type used for word access */
\r
284 /** \brief Union type to access the Control Registers (CONTROL).
\r
290 uint32_t nPRIV:1; /*!< bit: 0 Execution privilege in Thread mode */
\r
291 uint32_t SPSEL:1; /*!< bit: 1 Stack to be used */
\r
292 uint32_t FPCA:1; /*!< bit: 2 FP extension active flag */
\r
293 uint32_t _reserved0:29; /*!< bit: 3..31 Reserved */
\r
294 } b; /*!< Structure used for bit access */
\r
295 uint32_t w; /*!< Type used for word access */
\r
298 /*@} end of group CMSIS_CORE */
\r
301 /** \ingroup CMSIS_core_register
\r
302 \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC)
\r
303 \brief Type definitions for the NVIC Registers
\r
307 /** \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC).
\r
311 __IO uint32_t ISER[1]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */
\r
312 uint32_t RESERVED0[31];
\r
313 __IO uint32_t ICER[1]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */
\r
314 uint32_t RSERVED1[31];
\r
315 __IO uint32_t ISPR[1]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */
\r
316 uint32_t RESERVED2[31];
\r
317 __IO uint32_t ICPR[1]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */
\r
318 uint32_t RESERVED3[31];
\r
319 uint32_t RESERVED4[64];
\r
320 __IO uint32_t IP[8]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register */
\r
323 /*@} end of group CMSIS_NVIC */
\r
326 /** \ingroup CMSIS_core_register
\r
327 \defgroup CMSIS_SCB System Control Block (SCB)
\r
328 \brief Type definitions for the System Control Block Registers
\r
332 /** \brief Structure type to access the System Control Block (SCB).
\r
336 __I uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */
\r
337 __IO uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */
\r
338 uint32_t RESERVED0;
\r
339 __IO uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */
\r
340 __IO uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */
\r
341 __IO uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */
\r
342 uint32_t RESERVED1;
\r
343 __IO uint32_t SHP[2]; /*!< Offset: 0x01C (R/W) System Handlers Priority Registers. [0] is RESERVED */
\r
344 __IO uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */
\r
347 /* SCB CPUID Register Definitions */
\r
348 #define SCB_CPUID_IMPLEMENTER_Pos 24 /*!< SCB CPUID: IMPLEMENTER Position */
\r
349 #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */
\r
351 #define SCB_CPUID_VARIANT_Pos 20 /*!< SCB CPUID: VARIANT Position */
\r
352 #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */
\r
354 #define SCB_CPUID_ARCHITECTURE_Pos 16 /*!< SCB CPUID: ARCHITECTURE Position */
\r
355 #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */
\r
357 #define SCB_CPUID_PARTNO_Pos 4 /*!< SCB CPUID: PARTNO Position */
\r
358 #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */
\r
360 #define SCB_CPUID_REVISION_Pos 0 /*!< SCB CPUID: REVISION Position */
\r
361 #define SCB_CPUID_REVISION_Msk (0xFUL << SCB_CPUID_REVISION_Pos) /*!< SCB CPUID: REVISION Mask */
\r
363 /* SCB Interrupt Control State Register Definitions */
\r
364 #define SCB_ICSR_NMIPENDSET_Pos 31 /*!< SCB ICSR: NMIPENDSET Position */
\r
365 #define SCB_ICSR_NMIPENDSET_Msk (1UL << SCB_ICSR_NMIPENDSET_Pos) /*!< SCB ICSR: NMIPENDSET Mask */
\r
367 #define SCB_ICSR_PENDSVSET_Pos 28 /*!< SCB ICSR: PENDSVSET Position */
\r
368 #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */
\r
370 #define SCB_ICSR_PENDSVCLR_Pos 27 /*!< SCB ICSR: PENDSVCLR Position */
\r
371 #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */
\r
373 #define SCB_ICSR_PENDSTSET_Pos 26 /*!< SCB ICSR: PENDSTSET Position */
\r
374 #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */
\r
376 #define SCB_ICSR_PENDSTCLR_Pos 25 /*!< SCB ICSR: PENDSTCLR Position */
\r
377 #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */
\r
379 #define SCB_ICSR_ISRPREEMPT_Pos 23 /*!< SCB ICSR: ISRPREEMPT Position */
\r
380 #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */
\r
382 #define SCB_ICSR_ISRPENDING_Pos 22 /*!< SCB ICSR: ISRPENDING Position */
\r
383 #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */
\r
385 #define SCB_ICSR_VECTPENDING_Pos 12 /*!< SCB ICSR: VECTPENDING Position */
\r
386 #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */
\r
388 #define SCB_ICSR_VECTACTIVE_Pos 0 /*!< SCB ICSR: VECTACTIVE Position */
\r
389 #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL << SCB_ICSR_VECTACTIVE_Pos) /*!< SCB ICSR: VECTACTIVE Mask */
\r
391 /* SCB Application Interrupt and Reset Control Register Definitions */
\r
392 #define SCB_AIRCR_VECTKEY_Pos 16 /*!< SCB AIRCR: VECTKEY Position */
\r
393 #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */
\r
395 #define SCB_AIRCR_VECTKEYSTAT_Pos 16 /*!< SCB AIRCR: VECTKEYSTAT Position */
\r
396 #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */
\r
398 #define SCB_AIRCR_ENDIANESS_Pos 15 /*!< SCB AIRCR: ENDIANESS Position */
\r
399 #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */
\r
401 #define SCB_AIRCR_SYSRESETREQ_Pos 2 /*!< SCB AIRCR: SYSRESETREQ Position */
\r
402 #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */
\r
404 #define SCB_AIRCR_VECTCLRACTIVE_Pos 1 /*!< SCB AIRCR: VECTCLRACTIVE Position */
\r
405 #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */
\r
407 /* SCB System Control Register Definitions */
\r
408 #define SCB_SCR_SEVONPEND_Pos 4 /*!< SCB SCR: SEVONPEND Position */
\r
409 #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */
\r
411 #define SCB_SCR_SLEEPDEEP_Pos 2 /*!< SCB SCR: SLEEPDEEP Position */
\r
412 #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */
\r
414 #define SCB_SCR_SLEEPONEXIT_Pos 1 /*!< SCB SCR: SLEEPONEXIT Position */
\r
415 #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */
\r
417 /* SCB Configuration Control Register Definitions */
\r
418 #define SCB_CCR_STKALIGN_Pos 9 /*!< SCB CCR: STKALIGN Position */
\r
419 #define SCB_CCR_STKALIGN_Msk (1UL << SCB_CCR_STKALIGN_Pos) /*!< SCB CCR: STKALIGN Mask */
\r
421 #define SCB_CCR_UNALIGN_TRP_Pos 3 /*!< SCB CCR: UNALIGN_TRP Position */
\r
422 #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */
\r
424 /* SCB System Handler Control and State Register Definitions */
\r
425 #define SCB_SHCSR_SVCALLPENDED_Pos 15 /*!< SCB SHCSR: SVCALLPENDED Position */
\r
426 #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */
\r
428 /*@} end of group CMSIS_SCB */
\r
431 /** \ingroup CMSIS_core_register
\r
432 \defgroup CMSIS_SysTick System Tick Timer (SysTick)
\r
433 \brief Type definitions for the System Timer Registers.
\r
437 /** \brief Structure type to access the System Timer (SysTick).
\r
441 __IO uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */
\r
442 __IO uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */
\r
443 __IO uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */
\r
444 __I uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */
\r
447 /* SysTick Control / Status Register Definitions */
\r
448 #define SysTick_CTRL_COUNTFLAG_Pos 16 /*!< SysTick CTRL: COUNTFLAG Position */
\r
449 #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */
\r
451 #define SysTick_CTRL_CLKSOURCE_Pos 2 /*!< SysTick CTRL: CLKSOURCE Position */
\r
452 #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */
\r
454 #define SysTick_CTRL_TICKINT_Pos 1 /*!< SysTick CTRL: TICKINT Position */
\r
455 #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */
\r
457 #define SysTick_CTRL_ENABLE_Pos 0 /*!< SysTick CTRL: ENABLE Position */
\r
458 #define SysTick_CTRL_ENABLE_Msk (1UL << SysTick_CTRL_ENABLE_Pos) /*!< SysTick CTRL: ENABLE Mask */
\r
460 /* SysTick Reload Register Definitions */
\r
461 #define SysTick_LOAD_RELOAD_Pos 0 /*!< SysTick LOAD: RELOAD Position */
\r
462 #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL << SysTick_LOAD_RELOAD_Pos) /*!< SysTick LOAD: RELOAD Mask */
\r
464 /* SysTick Current Register Definitions */
\r
465 #define SysTick_VAL_CURRENT_Pos 0 /*!< SysTick VAL: CURRENT Position */
\r
466 #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL << SysTick_VAL_CURRENT_Pos) /*!< SysTick VAL: CURRENT Mask */
\r
468 /* SysTick Calibration Register Definitions */
\r
469 #define SysTick_CALIB_NOREF_Pos 31 /*!< SysTick CALIB: NOREF Position */
\r
470 #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */
\r
472 #define SysTick_CALIB_SKEW_Pos 30 /*!< SysTick CALIB: SKEW Position */
\r
473 #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */
\r
475 #define SysTick_CALIB_TENMS_Pos 0 /*!< SysTick CALIB: TENMS Position */
\r
476 #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL << SysTick_CALIB_TENMS_Pos) /*!< SysTick CALIB: TENMS Mask */
\r
478 /*@} end of group CMSIS_SysTick */
\r
481 /** \ingroup CMSIS_core_register
\r
482 \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug)
\r
483 \brief Cortex-M0 Core Debug Registers (DCB registers, SHCSR, and DFSR)
\r
484 are only accessible over DAP and not via processor. Therefore
\r
485 they are not covered by the Cortex-M0 header file.
\r
488 /*@} end of group CMSIS_CoreDebug */
\r
491 /** \ingroup CMSIS_core_register
\r
492 \defgroup CMSIS_core_base Core Definitions
\r
493 \brief Definitions for base addresses, unions, and structures.
\r
497 /* Memory mapping of Cortex-M0 Hardware */
\r
498 #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */
\r
499 #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */
\r
500 #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */
\r
501 #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */
\r
503 #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */
\r
504 #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */
\r
505 #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */
\r
512 /*******************************************************************************
\r
513 * Hardware Abstraction Layer
\r
514 Core Function Interface contains:
\r
515 - Core NVIC Functions
\r
516 - Core SysTick Functions
\r
517 - Core Register Access Functions
\r
518 ******************************************************************************/
\r
519 /** \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference
\r
524 /* ########################## NVIC functions #################################### */
\r
525 /** \ingroup CMSIS_Core_FunctionInterface
\r
526 \defgroup CMSIS_Core_NVICFunctions NVIC Functions
\r
527 \brief Functions that manage interrupts and exceptions via the NVIC.
\r
531 /* Interrupt Priorities are WORD accessible only under ARMv6M */
\r
532 /* The following MACROS handle generation of the register offset and byte masks */
\r
533 #define _BIT_SHIFT(IRQn) ( (((uint32_t)(IRQn) ) & 0x03) * 8 )
\r
534 #define _SHP_IDX(IRQn) ( ((((uint32_t)(IRQn) & 0x0F)-8) >> 2) )
\r
535 #define _IP_IDX(IRQn) ( ((uint32_t)(IRQn) >> 2) )
\r
538 /** \brief Enable External Interrupt
\r
540 The function enables a device-specific interrupt in the NVIC interrupt controller.
\r
542 \param [in] IRQn External interrupt number. Value cannot be negative.
\r
544 __STATIC_INLINE void NVIC_EnableIRQ(IRQn_Type IRQn)
\r
546 NVIC->ISER[0] = (1 << ((uint32_t)(IRQn) & 0x1F));
\r
550 /** \brief Disable External Interrupt
\r
552 The function disables a device-specific interrupt in the NVIC interrupt controller.
\r
554 \param [in] IRQn External interrupt number. Value cannot be negative.
\r
556 __STATIC_INLINE void NVIC_DisableIRQ(IRQn_Type IRQn)
\r
558 NVIC->ICER[0] = (1 << ((uint32_t)(IRQn) & 0x1F));
\r
562 /** \brief Get Pending Interrupt
\r
564 The function reads the pending register in the NVIC and returns the pending bit
\r
565 for the specified interrupt.
\r
567 \param [in] IRQn Interrupt number.
\r
569 \return 0 Interrupt status is not pending.
\r
570 \return 1 Interrupt status is pending.
\r
572 __STATIC_INLINE uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn)
\r
574 return((uint32_t) ((NVIC->ISPR[0] & (1 << ((uint32_t)(IRQn) & 0x1F)))?1:0));
\r
578 /** \brief Set Pending Interrupt
\r
580 The function sets the pending bit of an external interrupt.
\r
582 \param [in] IRQn Interrupt number. Value cannot be negative.
\r
584 __STATIC_INLINE void NVIC_SetPendingIRQ(IRQn_Type IRQn)
\r
586 NVIC->ISPR[0] = (1 << ((uint32_t)(IRQn) & 0x1F));
\r
590 /** \brief Clear Pending Interrupt
\r
592 The function clears the pending bit of an external interrupt.
\r
594 \param [in] IRQn External interrupt number. Value cannot be negative.
\r
596 __STATIC_INLINE void NVIC_ClearPendingIRQ(IRQn_Type IRQn)
\r
598 NVIC->ICPR[0] = (1 << ((uint32_t)(IRQn) & 0x1F)); /* Clear pending interrupt */
\r
602 /** \brief Set Interrupt Priority
\r
604 The function sets the priority of an interrupt.
\r
606 \note The priority cannot be set for every core interrupt.
\r
608 \param [in] IRQn Interrupt number.
\r
609 \param [in] priority Priority to set.
\r
611 __STATIC_INLINE void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
\r
614 SCB->SHP[_SHP_IDX(IRQn)] = (SCB->SHP[_SHP_IDX(IRQn)] & ~(0xFF << _BIT_SHIFT(IRQn))) |
\r
615 (((priority << (8 - __NVIC_PRIO_BITS)) & 0xFF) << _BIT_SHIFT(IRQn)); }
\r
617 NVIC->IP[_IP_IDX(IRQn)] = (NVIC->IP[_IP_IDX(IRQn)] & ~(0xFF << _BIT_SHIFT(IRQn))) |
\r
618 (((priority << (8 - __NVIC_PRIO_BITS)) & 0xFF) << _BIT_SHIFT(IRQn)); }
\r
622 /** \brief Get Interrupt Priority
\r
624 The function reads the priority of an interrupt. The interrupt
\r
625 number can be positive to specify an external (device specific)
\r
626 interrupt, or negative to specify an internal (core) interrupt.
\r
629 \param [in] IRQn Interrupt number.
\r
630 \return Interrupt Priority. Value is aligned automatically to the implemented
\r
631 priority bits of the microcontroller.
\r
633 __STATIC_INLINE uint32_t NVIC_GetPriority(IRQn_Type IRQn)
\r
637 return((uint32_t)(((SCB->SHP[_SHP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & 0xFF) >> (8 - __NVIC_PRIO_BITS))); } /* get priority for Cortex-M0 system interrupts */
\r
639 return((uint32_t)(((NVIC->IP[ _IP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & 0xFF) >> (8 - __NVIC_PRIO_BITS))); } /* get priority for device specific interrupts */
\r
643 /** \brief System Reset
\r
645 The function initiates a system reset request to reset the MCU.
\r
647 __STATIC_INLINE void NVIC_SystemReset(void)
\r
649 __DSB(); /* Ensure all outstanding memory accesses included
\r
650 buffered write are completed before reset */
\r
651 SCB->AIRCR = ((0x5FA << SCB_AIRCR_VECTKEY_Pos) |
\r
652 SCB_AIRCR_SYSRESETREQ_Msk);
\r
653 __DSB(); /* Ensure completion of memory access */
\r
654 while(1); /* wait until reset */
\r
657 /*@} end of CMSIS_Core_NVICFunctions */
\r
661 /* ################################## SysTick function ############################################ */
\r
662 /** \ingroup CMSIS_Core_FunctionInterface
\r
663 \defgroup CMSIS_Core_SysTickFunctions SysTick Functions
\r
664 \brief Functions that configure the System.
\r
668 #if (__Vendor_SysTickConfig == 0)
\r
670 /** \brief System Tick Configuration
\r
672 The function initializes the System Timer and its interrupt, and starts the System Tick Timer.
\r
673 Counter is in free running mode to generate periodic interrupts.
\r
675 \param [in] ticks Number of ticks between two interrupts.
\r
677 \return 0 Function succeeded.
\r
678 \return 1 Function failed.
\r
680 \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
\r
681 function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
\r
682 must contain a vendor-specific implementation of this function.
\r
685 __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
\r
687 if ((ticks - 1) > SysTick_LOAD_RELOAD_Msk) return (1); /* Reload value impossible */
\r
689 SysTick->LOAD = ticks - 1; /* set reload register */
\r
690 NVIC_SetPriority (SysTick_IRQn, (1<<__NVIC_PRIO_BITS) - 1); /* set Priority for Systick Interrupt */
\r
691 SysTick->VAL = 0; /* Load the SysTick Counter Value */
\r
692 SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
\r
693 SysTick_CTRL_TICKINT_Msk |
\r
694 SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
\r
695 return (0); /* Function successful */
\r
700 /*@} end of CMSIS_Core_SysTickFunctions */
\r
709 #endif /* __CORE_CM0_H_DEPENDANT */
\r
711 #endif /* __CMSIS_GENERIC */
\r