1 /******************************************************************************
3 * Copyright (C) 2013 - 2015 Xilinx, Inc. All rights reserved.
5 * Permission is hereby granted, free of charge, to any person obtaining a copy
6 * of this software and associated documentation files (the "Software"), to deal
7 * in the Software without restriction, including without limitation the rights
8 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
9 * copies of the Software, and to permit persons to whom the Software is
10 * furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
15 * Use of the Software is limited solely to applications:
16 * (a) running on a Xilinx device, or
17 * (b) that interact with a Xilinx device through a bus or interconnect.
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * XILINX BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
23 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
24 * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
27 * Except as contained in this notice, the name of the Xilinx shall not be used
28 * in advertising or otherwise to promote the sale, use or other dealings in
29 * this Software without prior written authorization from Xilinx.
31 ******************************************************************************/
32 /*****************************************************************************/
37 * Contains implementation of required functions for providing the reset sequence
38 * to the i2c interface
40 * <pre> MODIFICATION HISTORY:
42 * Ver Who Date Changes
43 * ----- ------ -------- --------------------------------------------
44 * 1.04a kpc 11/07/13 First release
45 * 3.0 sk 11/03/14 Modified TimeOut Register value to 0xFF
46 * 01/31/15 Modified the code according to MISRAC 2012 Compliant.
50 ******************************************************************************/
52 /***************************** Include Files *********************************/
54 #include "xiicps_hw.h"
56 /************************** Constant Definitions *****************************/
58 /**************************** Type Definitions *******************************/
60 /***************** Macros (Inline Functions) Definitions *********************/
62 /************************** Function Prototypes ******************************/
64 /************************** Variable Definitions *****************************/
65 /*****************************************************************************/
67 * This function perform the reset sequence to the given I2c interface by
68 * configuring the appropriate control bits in the I2c specifc registers
69 * the i2cps reset squence involves the following steps
70 * Disable all the interuupts
72 * Clear FIFO's and disable hold bit
73 * Clear the line status
74 * Update relevant config registers with reset values
76 * @param BaseAddress of the interface
81 * This function will not modify the slcr registers that are relavant for
83 ******************************************************************************/
84 void XIicPs_ResetHw(u32 BaseAddress)
88 /* Disable all the interrupts */
89 XIicPs_WriteReg(BaseAddress, XIICPS_IDR_OFFSET, XIICPS_IXR_ALL_INTR_MASK);
90 /* Clear the interrupt status */
91 RegVal = XIicPs_ReadReg(BaseAddress,XIICPS_ISR_OFFSET);
92 XIicPs_WriteReg(BaseAddress, XIICPS_ISR_OFFSET, RegVal);
93 /* Clear the hold bit,master enable bit and ack bit */
94 RegVal = XIicPs_ReadReg(BaseAddress,XIICPS_CR_OFFSET);
95 RegVal &= ~(XIICPS_CR_HOLD_MASK|XIICPS_CR_MS_MASK|XIICPS_CR_ACKEN_MASK);
97 RegVal |= XIICPS_CR_CLR_FIFO_MASK;
98 XIicPs_WriteReg(BaseAddress, XIICPS_CR_OFFSET, RegVal);
99 /* Clear the timeout register */
100 XIicPs_WriteReg(BaseAddress, XIICPS_TIME_OUT_OFFSET, XIICPS_TO_RESET_VALUE);
101 /* Clear the transfer size register */
102 XIicPs_WriteReg(BaseAddress, XIICPS_TRANS_SIZE_OFFSET, 0x0U);
103 /* Clear the status register */
104 RegVal = XIicPs_ReadReg(BaseAddress,XIICPS_SR_OFFSET);
105 XIicPs_WriteReg(BaseAddress, XIICPS_SR_OFFSET, RegVal);
106 /* Update the configuraqtion register with reset value */
107 XIicPs_WriteReg(BaseAddress, XIICPS_CR_OFFSET, 0x0U);