1 /**************************************************************************//**
\r
2 * @file core_armv8mbl.h
\r
3 * @brief CMSIS Armv8-M Baseline Core Peripheral Access Layer Header File
\r
5 * @date 22. June 2018
\r
6 ******************************************************************************/
\r
8 * Copyright (c) 2009-2018 Arm Limited. All rights reserved.
\r
10 * SPDX-License-Identifier: Apache-2.0
\r
12 * Licensed under the Apache License, Version 2.0 (the License); you may
\r
13 * not use this file except in compliance with the License.
\r
14 * You may obtain a copy of the License at
\r
16 * www.apache.org/licenses/LICENSE-2.0
\r
18 * Unless required by applicable law or agreed to in writing, software
\r
19 * distributed under the License is distributed on an AS IS BASIS, WITHOUT
\r
20 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
\r
21 * See the License for the specific language governing permissions and
\r
22 * limitations under the License.
\r
25 #if defined ( __ICCARM__ )
\r
26 #pragma system_include /* treat file as system include file for MISRA check */
\r
27 #elif defined (__clang__)
\r
28 #pragma clang system_header /* treat file as system include file */
\r
31 #ifndef __CORE_ARMV8MBL_H_GENERIC
\r
32 #define __CORE_ARMV8MBL_H_GENERIC
\r
41 \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions
\r
42 CMSIS violates the following MISRA-C:2004 rules:
\r
44 \li Required Rule 8.5, object/function definition in header file.<br>
\r
45 Function definitions in header files are used to allow 'inlining'.
\r
47 \li Required Rule 18.4, declaration of union type or object of union type: '{...}'.<br>
\r
48 Unions are used for effective representation of core registers.
\r
50 \li Advisory Rule 19.7, Function-like macro defined.<br>
\r
51 Function-like macros are used to allow more efficient code.
\r
55 /*******************************************************************************
\r
57 ******************************************************************************/
\r
59 \ingroup Cortex_ARMv8MBL
\r
63 #include "cmsis_version.h"
\r
65 /* CMSIS definitions */
\r
66 #define __ARMv8MBL_CMSIS_VERSION_MAIN (__CM_CMSIS_VERSION_MAIN) /*!< \deprecated [31:16] CMSIS HAL main version */
\r
67 #define __ARMv8MBL_CMSIS_VERSION_SUB (__CM_CMSIS_VERSION_SUB) /*!< \deprecated [15:0] CMSIS HAL sub version */
\r
68 #define __ARMv8MBL_CMSIS_VERSION ((__ARMv8MBL_CMSIS_VERSION_MAIN << 16U) | \
\r
69 __ARMv8MBL_CMSIS_VERSION_SUB ) /*!< \deprecated CMSIS HAL version number */
\r
71 #define __CORTEX_M ( 2U) /*!< Cortex-M Core */
\r
73 /** __FPU_USED indicates whether an FPU is used or not.
\r
74 This core does not support an FPU at all
\r
76 #define __FPU_USED 0U
\r
78 #if defined ( __CC_ARM )
\r
79 #if defined __TARGET_FPU_VFP
\r
80 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
\r
83 #elif defined (__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
\r
84 #if defined __ARM_PCS_VFP
\r
85 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
\r
88 #elif defined ( __GNUC__ )
\r
89 #if defined (__VFP_FP__) && !defined(__SOFTFP__)
\r
90 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
\r
93 #elif defined ( __ICCARM__ )
\r
94 #if defined __ARMVFP__
\r
95 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
\r
98 #elif defined ( __TI_ARM__ )
\r
99 #if defined __TI_VFP_SUPPORT__
\r
100 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
\r
103 #elif defined ( __TASKING__ )
\r
104 #if defined __FPU_VFP__
\r
105 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
\r
108 #elif defined ( __CSMC__ )
\r
109 #if ( __CSMC__ & 0x400U)
\r
110 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
\r
115 #include "cmsis_compiler.h" /* CMSIS compiler specific defines */
\r
122 #endif /* __CORE_ARMV8MBL_H_GENERIC */
\r
124 #ifndef __CMSIS_GENERIC
\r
126 #ifndef __CORE_ARMV8MBL_H_DEPENDANT
\r
127 #define __CORE_ARMV8MBL_H_DEPENDANT
\r
133 /* check device defines and use defaults */
\r
134 #if defined __CHECK_DEVICE_DEFINES
\r
135 #ifndef __ARMv8MBL_REV
\r
136 #define __ARMv8MBL_REV 0x0000U
\r
137 #warning "__ARMv8MBL_REV not defined in device header file; using default!"
\r
140 #ifndef __FPU_PRESENT
\r
141 #define __FPU_PRESENT 0U
\r
142 #warning "__FPU_PRESENT not defined in device header file; using default!"
\r
145 #ifndef __MPU_PRESENT
\r
146 #define __MPU_PRESENT 0U
\r
147 #warning "__MPU_PRESENT not defined in device header file; using default!"
\r
150 #ifndef __SAUREGION_PRESENT
\r
151 #define __SAUREGION_PRESENT 0U
\r
152 #warning "__SAUREGION_PRESENT not defined in device header file; using default!"
\r
155 #ifndef __VTOR_PRESENT
\r
156 #define __VTOR_PRESENT 0U
\r
157 #warning "__VTOR_PRESENT not defined in device header file; using default!"
\r
160 #ifndef __NVIC_PRIO_BITS
\r
161 #define __NVIC_PRIO_BITS 2U
\r
162 #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
\r
165 #ifndef __Vendor_SysTickConfig
\r
166 #define __Vendor_SysTickConfig 0U
\r
167 #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
\r
170 #ifndef __ETM_PRESENT
\r
171 #define __ETM_PRESENT 0U
\r
172 #warning "__ETM_PRESENT not defined in device header file; using default!"
\r
175 #ifndef __MTB_PRESENT
\r
176 #define __MTB_PRESENT 0U
\r
177 #warning "__MTB_PRESENT not defined in device header file; using default!"
\r
182 /* IO definitions (access restrictions to peripheral registers) */
\r
184 \defgroup CMSIS_glob_defs CMSIS Global Defines
\r
186 <strong>IO Type Qualifiers</strong> are used
\r
187 \li to specify the access to peripheral variables.
\r
188 \li for automatic generation of peripheral register debug information.
\r
191 #define __I volatile /*!< Defines 'read only' permissions */
\r
193 #define __I volatile const /*!< Defines 'read only' permissions */
\r
195 #define __O volatile /*!< Defines 'write only' permissions */
\r
196 #define __IO volatile /*!< Defines 'read / write' permissions */
\r
198 /* following defines should be used for structure members */
\r
199 #define __IM volatile const /*! Defines 'read only' structure member permissions */
\r
200 #define __OM volatile /*! Defines 'write only' structure member permissions */
\r
201 #define __IOM volatile /*! Defines 'read / write' structure member permissions */
\r
203 /*@} end of group ARMv8MBL */
\r
207 /*******************************************************************************
\r
208 * Register Abstraction
\r
209 Core Register contain:
\r
211 - Core NVIC Register
\r
212 - Core SCB Register
\r
213 - Core SysTick Register
\r
214 - Core Debug Register
\r
215 - Core MPU Register
\r
216 - Core SAU Register
\r
217 ******************************************************************************/
\r
219 \defgroup CMSIS_core_register Defines and Type Definitions
\r
220 \brief Type definitions and defines for Cortex-M processor based devices.
\r
224 \ingroup CMSIS_core_register
\r
225 \defgroup CMSIS_CORE Status and Control Registers
\r
226 \brief Core Register type definitions.
\r
231 \brief Union type to access the Application Program Status Register (APSR).
\r
237 uint32_t _reserved0:28; /*!< bit: 0..27 Reserved */
\r
238 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
\r
239 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
\r
240 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
\r
241 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
\r
242 } b; /*!< Structure used for bit access */
\r
243 uint32_t w; /*!< Type used for word access */
\r
246 /* APSR Register Definitions */
\r
247 #define APSR_N_Pos 31U /*!< APSR: N Position */
\r
248 #define APSR_N_Msk (1UL << APSR_N_Pos) /*!< APSR: N Mask */
\r
250 #define APSR_Z_Pos 30U /*!< APSR: Z Position */
\r
251 #define APSR_Z_Msk (1UL << APSR_Z_Pos) /*!< APSR: Z Mask */
\r
253 #define APSR_C_Pos 29U /*!< APSR: C Position */
\r
254 #define APSR_C_Msk (1UL << APSR_C_Pos) /*!< APSR: C Mask */
\r
256 #define APSR_V_Pos 28U /*!< APSR: V Position */
\r
257 #define APSR_V_Msk (1UL << APSR_V_Pos) /*!< APSR: V Mask */
\r
261 \brief Union type to access the Interrupt Program Status Register (IPSR).
\r
267 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
\r
268 uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */
\r
269 } b; /*!< Structure used for bit access */
\r
270 uint32_t w; /*!< Type used for word access */
\r
273 /* IPSR Register Definitions */
\r
274 #define IPSR_ISR_Pos 0U /*!< IPSR: ISR Position */
\r
275 #define IPSR_ISR_Msk (0x1FFUL /*<< IPSR_ISR_Pos*/) /*!< IPSR: ISR Mask */
\r
279 \brief Union type to access the Special-Purpose Program Status Registers (xPSR).
\r
285 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
\r
286 uint32_t _reserved0:15; /*!< bit: 9..23 Reserved */
\r
287 uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */
\r
288 uint32_t _reserved1:3; /*!< bit: 25..27 Reserved */
\r
289 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
\r
290 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
\r
291 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
\r
292 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
\r
293 } b; /*!< Structure used for bit access */
\r
294 uint32_t w; /*!< Type used for word access */
\r
297 /* xPSR Register Definitions */
\r
298 #define xPSR_N_Pos 31U /*!< xPSR: N Position */
\r
299 #define xPSR_N_Msk (1UL << xPSR_N_Pos) /*!< xPSR: N Mask */
\r
301 #define xPSR_Z_Pos 30U /*!< xPSR: Z Position */
\r
302 #define xPSR_Z_Msk (1UL << xPSR_Z_Pos) /*!< xPSR: Z Mask */
\r
304 #define xPSR_C_Pos 29U /*!< xPSR: C Position */
\r
305 #define xPSR_C_Msk (1UL << xPSR_C_Pos) /*!< xPSR: C Mask */
\r
307 #define xPSR_V_Pos 28U /*!< xPSR: V Position */
\r
308 #define xPSR_V_Msk (1UL << xPSR_V_Pos) /*!< xPSR: V Mask */
\r
310 #define xPSR_T_Pos 24U /*!< xPSR: T Position */
\r
311 #define xPSR_T_Msk (1UL << xPSR_T_Pos) /*!< xPSR: T Mask */
\r
313 #define xPSR_ISR_Pos 0U /*!< xPSR: ISR Position */
\r
314 #define xPSR_ISR_Msk (0x1FFUL /*<< xPSR_ISR_Pos*/) /*!< xPSR: ISR Mask */
\r
318 \brief Union type to access the Control Registers (CONTROL).
\r
324 uint32_t nPRIV:1; /*!< bit: 0 Execution privilege in Thread mode */
\r
325 uint32_t SPSEL:1; /*!< bit: 1 Stack-pointer select */
\r
326 uint32_t _reserved1:30; /*!< bit: 2..31 Reserved */
\r
327 } b; /*!< Structure used for bit access */
\r
328 uint32_t w; /*!< Type used for word access */
\r
331 /* CONTROL Register Definitions */
\r
332 #define CONTROL_SPSEL_Pos 1U /*!< CONTROL: SPSEL Position */
\r
333 #define CONTROL_SPSEL_Msk (1UL << CONTROL_SPSEL_Pos) /*!< CONTROL: SPSEL Mask */
\r
335 #define CONTROL_nPRIV_Pos 0U /*!< CONTROL: nPRIV Position */
\r
336 #define CONTROL_nPRIV_Msk (1UL /*<< CONTROL_nPRIV_Pos*/) /*!< CONTROL: nPRIV Mask */
\r
338 /*@} end of group CMSIS_CORE */
\r
342 \ingroup CMSIS_core_register
\r
343 \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC)
\r
344 \brief Type definitions for the NVIC Registers
\r
349 \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC).
\r
353 __IOM uint32_t ISER[16U]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */
\r
354 uint32_t RESERVED0[16U];
\r
355 __IOM uint32_t ICER[16U]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */
\r
356 uint32_t RSERVED1[16U];
\r
357 __IOM uint32_t ISPR[16U]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */
\r
358 uint32_t RESERVED2[16U];
\r
359 __IOM uint32_t ICPR[16U]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */
\r
360 uint32_t RESERVED3[16U];
\r
361 __IOM uint32_t IABR[16U]; /*!< Offset: 0x200 (R/W) Interrupt Active bit Register */
\r
362 uint32_t RESERVED4[16U];
\r
363 __IOM uint32_t ITNS[16U]; /*!< Offset: 0x280 (R/W) Interrupt Non-Secure State Register */
\r
364 uint32_t RESERVED5[16U];
\r
365 __IOM uint32_t IPR[124U]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register */
\r
368 /*@} end of group CMSIS_NVIC */
\r
372 \ingroup CMSIS_core_register
\r
373 \defgroup CMSIS_SCB System Control Block (SCB)
\r
374 \brief Type definitions for the System Control Block Registers
\r
379 \brief Structure type to access the System Control Block (SCB).
\r
383 __IM uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */
\r
384 __IOM uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */
\r
385 #if defined (__VTOR_PRESENT) && (__VTOR_PRESENT == 1U)
\r
386 __IOM uint32_t VTOR; /*!< Offset: 0x008 (R/W) Vector Table Offset Register */
\r
388 uint32_t RESERVED0;
\r
390 __IOM uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */
\r
391 __IOM uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */
\r
392 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */
\r
393 uint32_t RESERVED1;
\r
394 __IOM uint32_t SHPR[2U]; /*!< Offset: 0x01C (R/W) System Handlers Priority Registers. [0] is RESERVED */
\r
395 __IOM uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */
\r
398 /* SCB CPUID Register Definitions */
\r
399 #define SCB_CPUID_IMPLEMENTER_Pos 24U /*!< SCB CPUID: IMPLEMENTER Position */
\r
400 #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */
\r
402 #define SCB_CPUID_VARIANT_Pos 20U /*!< SCB CPUID: VARIANT Position */
\r
403 #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */
\r
405 #define SCB_CPUID_ARCHITECTURE_Pos 16U /*!< SCB CPUID: ARCHITECTURE Position */
\r
406 #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */
\r
408 #define SCB_CPUID_PARTNO_Pos 4U /*!< SCB CPUID: PARTNO Position */
\r
409 #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */
\r
411 #define SCB_CPUID_REVISION_Pos 0U /*!< SCB CPUID: REVISION Position */
\r
412 #define SCB_CPUID_REVISION_Msk (0xFUL /*<< SCB_CPUID_REVISION_Pos*/) /*!< SCB CPUID: REVISION Mask */
\r
414 /* SCB Interrupt Control State Register Definitions */
\r
415 #define SCB_ICSR_PENDNMISET_Pos 31U /*!< SCB ICSR: PENDNMISET Position */
\r
416 #define SCB_ICSR_PENDNMISET_Msk (1UL << SCB_ICSR_PENDNMISET_Pos) /*!< SCB ICSR: PENDNMISET Mask */
\r
418 #define SCB_ICSR_NMIPENDSET_Pos SCB_ICSR_PENDNMISET_Pos /*!< SCB ICSR: NMIPENDSET Position, backward compatibility */
\r
419 #define SCB_ICSR_NMIPENDSET_Msk SCB_ICSR_PENDNMISET_Msk /*!< SCB ICSR: NMIPENDSET Mask, backward compatibility */
\r
421 #define SCB_ICSR_PENDNMICLR_Pos 30U /*!< SCB ICSR: PENDNMICLR Position */
\r
422 #define SCB_ICSR_PENDNMICLR_Msk (1UL << SCB_ICSR_PENDNMICLR_Pos) /*!< SCB ICSR: PENDNMICLR Mask */
\r
424 #define SCB_ICSR_PENDSVSET_Pos 28U /*!< SCB ICSR: PENDSVSET Position */
\r
425 #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */
\r
427 #define SCB_ICSR_PENDSVCLR_Pos 27U /*!< SCB ICSR: PENDSVCLR Position */
\r
428 #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */
\r
430 #define SCB_ICSR_PENDSTSET_Pos 26U /*!< SCB ICSR: PENDSTSET Position */
\r
431 #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */
\r
433 #define SCB_ICSR_PENDSTCLR_Pos 25U /*!< SCB ICSR: PENDSTCLR Position */
\r
434 #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */
\r
436 #define SCB_ICSR_STTNS_Pos 24U /*!< SCB ICSR: STTNS Position (Security Extension) */
\r
437 #define SCB_ICSR_STTNS_Msk (1UL << SCB_ICSR_STTNS_Pos) /*!< SCB ICSR: STTNS Mask (Security Extension) */
\r
439 #define SCB_ICSR_ISRPREEMPT_Pos 23U /*!< SCB ICSR: ISRPREEMPT Position */
\r
440 #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */
\r
442 #define SCB_ICSR_ISRPENDING_Pos 22U /*!< SCB ICSR: ISRPENDING Position */
\r
443 #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */
\r
445 #define SCB_ICSR_VECTPENDING_Pos 12U /*!< SCB ICSR: VECTPENDING Position */
\r
446 #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */
\r
448 #define SCB_ICSR_RETTOBASE_Pos 11U /*!< SCB ICSR: RETTOBASE Position */
\r
449 #define SCB_ICSR_RETTOBASE_Msk (1UL << SCB_ICSR_RETTOBASE_Pos) /*!< SCB ICSR: RETTOBASE Mask */
\r
451 #define SCB_ICSR_VECTACTIVE_Pos 0U /*!< SCB ICSR: VECTACTIVE Position */
\r
452 #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL /*<< SCB_ICSR_VECTACTIVE_Pos*/) /*!< SCB ICSR: VECTACTIVE Mask */
\r
454 #if defined (__VTOR_PRESENT) && (__VTOR_PRESENT == 1U)
\r
455 /* SCB Vector Table Offset Register Definitions */
\r
456 #define SCB_VTOR_TBLOFF_Pos 7U /*!< SCB VTOR: TBLOFF Position */
\r
457 #define SCB_VTOR_TBLOFF_Msk (0x1FFFFFFUL << SCB_VTOR_TBLOFF_Pos) /*!< SCB VTOR: TBLOFF Mask */
\r
460 /* SCB Application Interrupt and Reset Control Register Definitions */
\r
461 #define SCB_AIRCR_VECTKEY_Pos 16U /*!< SCB AIRCR: VECTKEY Position */
\r
462 #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */
\r
464 #define SCB_AIRCR_VECTKEYSTAT_Pos 16U /*!< SCB AIRCR: VECTKEYSTAT Position */
\r
465 #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */
\r
467 #define SCB_AIRCR_ENDIANESS_Pos 15U /*!< SCB AIRCR: ENDIANESS Position */
\r
468 #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */
\r
470 #define SCB_AIRCR_PRIS_Pos 14U /*!< SCB AIRCR: PRIS Position */
\r
471 #define SCB_AIRCR_PRIS_Msk (1UL << SCB_AIRCR_PRIS_Pos) /*!< SCB AIRCR: PRIS Mask */
\r
473 #define SCB_AIRCR_BFHFNMINS_Pos 13U /*!< SCB AIRCR: BFHFNMINS Position */
\r
474 #define SCB_AIRCR_BFHFNMINS_Msk (1UL << SCB_AIRCR_BFHFNMINS_Pos) /*!< SCB AIRCR: BFHFNMINS Mask */
\r
476 #define SCB_AIRCR_SYSRESETREQS_Pos 3U /*!< SCB AIRCR: SYSRESETREQS Position */
\r
477 #define SCB_AIRCR_SYSRESETREQS_Msk (1UL << SCB_AIRCR_SYSRESETREQS_Pos) /*!< SCB AIRCR: SYSRESETREQS Mask */
\r
479 #define SCB_AIRCR_SYSRESETREQ_Pos 2U /*!< SCB AIRCR: SYSRESETREQ Position */
\r
480 #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */
\r
482 #define SCB_AIRCR_VECTCLRACTIVE_Pos 1U /*!< SCB AIRCR: VECTCLRACTIVE Position */
\r
483 #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */
\r
485 /* SCB System Control Register Definitions */
\r
486 #define SCB_SCR_SEVONPEND_Pos 4U /*!< SCB SCR: SEVONPEND Position */
\r
487 #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */
\r
489 #define SCB_SCR_SLEEPDEEPS_Pos 3U /*!< SCB SCR: SLEEPDEEPS Position */
\r
490 #define SCB_SCR_SLEEPDEEPS_Msk (1UL << SCB_SCR_SLEEPDEEPS_Pos) /*!< SCB SCR: SLEEPDEEPS Mask */
\r
492 #define SCB_SCR_SLEEPDEEP_Pos 2U /*!< SCB SCR: SLEEPDEEP Position */
\r
493 #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */
\r
495 #define SCB_SCR_SLEEPONEXIT_Pos 1U /*!< SCB SCR: SLEEPONEXIT Position */
\r
496 #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */
\r
498 /* SCB Configuration Control Register Definitions */
\r
499 #define SCB_CCR_BP_Pos 18U /*!< SCB CCR: BP Position */
\r
500 #define SCB_CCR_BP_Msk (1UL << SCB_CCR_BP_Pos) /*!< SCB CCR: BP Mask */
\r
502 #define SCB_CCR_IC_Pos 17U /*!< SCB CCR: IC Position */
\r
503 #define SCB_CCR_IC_Msk (1UL << SCB_CCR_IC_Pos) /*!< SCB CCR: IC Mask */
\r
505 #define SCB_CCR_DC_Pos 16U /*!< SCB CCR: DC Position */
\r
506 #define SCB_CCR_DC_Msk (1UL << SCB_CCR_DC_Pos) /*!< SCB CCR: DC Mask */
\r
508 #define SCB_CCR_STKOFHFNMIGN_Pos 10U /*!< SCB CCR: STKOFHFNMIGN Position */
\r
509 #define SCB_CCR_STKOFHFNMIGN_Msk (1UL << SCB_CCR_STKOFHFNMIGN_Pos) /*!< SCB CCR: STKOFHFNMIGN Mask */
\r
511 #define SCB_CCR_BFHFNMIGN_Pos 8U /*!< SCB CCR: BFHFNMIGN Position */
\r
512 #define SCB_CCR_BFHFNMIGN_Msk (1UL << SCB_CCR_BFHFNMIGN_Pos) /*!< SCB CCR: BFHFNMIGN Mask */
\r
514 #define SCB_CCR_DIV_0_TRP_Pos 4U /*!< SCB CCR: DIV_0_TRP Position */
\r
515 #define SCB_CCR_DIV_0_TRP_Msk (1UL << SCB_CCR_DIV_0_TRP_Pos) /*!< SCB CCR: DIV_0_TRP Mask */
\r
517 #define SCB_CCR_UNALIGN_TRP_Pos 3U /*!< SCB CCR: UNALIGN_TRP Position */
\r
518 #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */
\r
520 #define SCB_CCR_USERSETMPEND_Pos 1U /*!< SCB CCR: USERSETMPEND Position */
\r
521 #define SCB_CCR_USERSETMPEND_Msk (1UL << SCB_CCR_USERSETMPEND_Pos) /*!< SCB CCR: USERSETMPEND Mask */
\r
523 /* SCB System Handler Control and State Register Definitions */
\r
524 #define SCB_SHCSR_HARDFAULTPENDED_Pos 21U /*!< SCB SHCSR: HARDFAULTPENDED Position */
\r
525 #define SCB_SHCSR_HARDFAULTPENDED_Msk (1UL << SCB_SHCSR_HARDFAULTPENDED_Pos) /*!< SCB SHCSR: HARDFAULTPENDED Mask */
\r
527 #define SCB_SHCSR_SVCALLPENDED_Pos 15U /*!< SCB SHCSR: SVCALLPENDED Position */
\r
528 #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */
\r
530 #define SCB_SHCSR_SYSTICKACT_Pos 11U /*!< SCB SHCSR: SYSTICKACT Position */
\r
531 #define SCB_SHCSR_SYSTICKACT_Msk (1UL << SCB_SHCSR_SYSTICKACT_Pos) /*!< SCB SHCSR: SYSTICKACT Mask */
\r
533 #define SCB_SHCSR_PENDSVACT_Pos 10U /*!< SCB SHCSR: PENDSVACT Position */
\r
534 #define SCB_SHCSR_PENDSVACT_Msk (1UL << SCB_SHCSR_PENDSVACT_Pos) /*!< SCB SHCSR: PENDSVACT Mask */
\r
536 #define SCB_SHCSR_SVCALLACT_Pos 7U /*!< SCB SHCSR: SVCALLACT Position */
\r
537 #define SCB_SHCSR_SVCALLACT_Msk (1UL << SCB_SHCSR_SVCALLACT_Pos) /*!< SCB SHCSR: SVCALLACT Mask */
\r
539 #define SCB_SHCSR_NMIACT_Pos 5U /*!< SCB SHCSR: NMIACT Position */
\r
540 #define SCB_SHCSR_NMIACT_Msk (1UL << SCB_SHCSR_NMIACT_Pos) /*!< SCB SHCSR: NMIACT Mask */
\r
542 #define SCB_SHCSR_HARDFAULTACT_Pos 2U /*!< SCB SHCSR: HARDFAULTACT Position */
\r
543 #define SCB_SHCSR_HARDFAULTACT_Msk (1UL << SCB_SHCSR_HARDFAULTACT_Pos) /*!< SCB SHCSR: HARDFAULTACT Mask */
\r
545 /*@} end of group CMSIS_SCB */
\r
549 \ingroup CMSIS_core_register
\r
550 \defgroup CMSIS_SysTick System Tick Timer (SysTick)
\r
551 \brief Type definitions for the System Timer Registers.
\r
556 \brief Structure type to access the System Timer (SysTick).
\r
560 __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */
\r
561 __IOM uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */
\r
562 __IOM uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */
\r
563 __IM uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */
\r
566 /* SysTick Control / Status Register Definitions */
\r
567 #define SysTick_CTRL_COUNTFLAG_Pos 16U /*!< SysTick CTRL: COUNTFLAG Position */
\r
568 #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */
\r
570 #define SysTick_CTRL_CLKSOURCE_Pos 2U /*!< SysTick CTRL: CLKSOURCE Position */
\r
571 #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */
\r
573 #define SysTick_CTRL_TICKINT_Pos 1U /*!< SysTick CTRL: TICKINT Position */
\r
574 #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */
\r
576 #define SysTick_CTRL_ENABLE_Pos 0U /*!< SysTick CTRL: ENABLE Position */
\r
577 #define SysTick_CTRL_ENABLE_Msk (1UL /*<< SysTick_CTRL_ENABLE_Pos*/) /*!< SysTick CTRL: ENABLE Mask */
\r
579 /* SysTick Reload Register Definitions */
\r
580 #define SysTick_LOAD_RELOAD_Pos 0U /*!< SysTick LOAD: RELOAD Position */
\r
581 #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL /*<< SysTick_LOAD_RELOAD_Pos*/) /*!< SysTick LOAD: RELOAD Mask */
\r
583 /* SysTick Current Register Definitions */
\r
584 #define SysTick_VAL_CURRENT_Pos 0U /*!< SysTick VAL: CURRENT Position */
\r
585 #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL /*<< SysTick_VAL_CURRENT_Pos*/) /*!< SysTick VAL: CURRENT Mask */
\r
587 /* SysTick Calibration Register Definitions */
\r
588 #define SysTick_CALIB_NOREF_Pos 31U /*!< SysTick CALIB: NOREF Position */
\r
589 #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */
\r
591 #define SysTick_CALIB_SKEW_Pos 30U /*!< SysTick CALIB: SKEW Position */
\r
592 #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */
\r
594 #define SysTick_CALIB_TENMS_Pos 0U /*!< SysTick CALIB: TENMS Position */
\r
595 #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL /*<< SysTick_CALIB_TENMS_Pos*/) /*!< SysTick CALIB: TENMS Mask */
\r
597 /*@} end of group CMSIS_SysTick */
\r
601 \ingroup CMSIS_core_register
\r
602 \defgroup CMSIS_DWT Data Watchpoint and Trace (DWT)
\r
603 \brief Type definitions for the Data Watchpoint and Trace (DWT)
\r
608 \brief Structure type to access the Data Watchpoint and Trace Register (DWT).
\r
612 __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) Control Register */
\r
613 uint32_t RESERVED0[6U];
\r
614 __IM uint32_t PCSR; /*!< Offset: 0x01C (R/ ) Program Counter Sample Register */
\r
615 __IOM uint32_t COMP0; /*!< Offset: 0x020 (R/W) Comparator Register 0 */
\r
616 uint32_t RESERVED1[1U];
\r
617 __IOM uint32_t FUNCTION0; /*!< Offset: 0x028 (R/W) Function Register 0 */
\r
618 uint32_t RESERVED2[1U];
\r
619 __IOM uint32_t COMP1; /*!< Offset: 0x030 (R/W) Comparator Register 1 */
\r
620 uint32_t RESERVED3[1U];
\r
621 __IOM uint32_t FUNCTION1; /*!< Offset: 0x038 (R/W) Function Register 1 */
\r
622 uint32_t RESERVED4[1U];
\r
623 __IOM uint32_t COMP2; /*!< Offset: 0x040 (R/W) Comparator Register 2 */
\r
624 uint32_t RESERVED5[1U];
\r
625 __IOM uint32_t FUNCTION2; /*!< Offset: 0x048 (R/W) Function Register 2 */
\r
626 uint32_t RESERVED6[1U];
\r
627 __IOM uint32_t COMP3; /*!< Offset: 0x050 (R/W) Comparator Register 3 */
\r
628 uint32_t RESERVED7[1U];
\r
629 __IOM uint32_t FUNCTION3; /*!< Offset: 0x058 (R/W) Function Register 3 */
\r
630 uint32_t RESERVED8[1U];
\r
631 __IOM uint32_t COMP4; /*!< Offset: 0x060 (R/W) Comparator Register 4 */
\r
632 uint32_t RESERVED9[1U];
\r
633 __IOM uint32_t FUNCTION4; /*!< Offset: 0x068 (R/W) Function Register 4 */
\r
634 uint32_t RESERVED10[1U];
\r
635 __IOM uint32_t COMP5; /*!< Offset: 0x070 (R/W) Comparator Register 5 */
\r
636 uint32_t RESERVED11[1U];
\r
637 __IOM uint32_t FUNCTION5; /*!< Offset: 0x078 (R/W) Function Register 5 */
\r
638 uint32_t RESERVED12[1U];
\r
639 __IOM uint32_t COMP6; /*!< Offset: 0x080 (R/W) Comparator Register 6 */
\r
640 uint32_t RESERVED13[1U];
\r
641 __IOM uint32_t FUNCTION6; /*!< Offset: 0x088 (R/W) Function Register 6 */
\r
642 uint32_t RESERVED14[1U];
\r
643 __IOM uint32_t COMP7; /*!< Offset: 0x090 (R/W) Comparator Register 7 */
\r
644 uint32_t RESERVED15[1U];
\r
645 __IOM uint32_t FUNCTION7; /*!< Offset: 0x098 (R/W) Function Register 7 */
\r
646 uint32_t RESERVED16[1U];
\r
647 __IOM uint32_t COMP8; /*!< Offset: 0x0A0 (R/W) Comparator Register 8 */
\r
648 uint32_t RESERVED17[1U];
\r
649 __IOM uint32_t FUNCTION8; /*!< Offset: 0x0A8 (R/W) Function Register 8 */
\r
650 uint32_t RESERVED18[1U];
\r
651 __IOM uint32_t COMP9; /*!< Offset: 0x0B0 (R/W) Comparator Register 9 */
\r
652 uint32_t RESERVED19[1U];
\r
653 __IOM uint32_t FUNCTION9; /*!< Offset: 0x0B8 (R/W) Function Register 9 */
\r
654 uint32_t RESERVED20[1U];
\r
655 __IOM uint32_t COMP10; /*!< Offset: 0x0C0 (R/W) Comparator Register 10 */
\r
656 uint32_t RESERVED21[1U];
\r
657 __IOM uint32_t FUNCTION10; /*!< Offset: 0x0C8 (R/W) Function Register 10 */
\r
658 uint32_t RESERVED22[1U];
\r
659 __IOM uint32_t COMP11; /*!< Offset: 0x0D0 (R/W) Comparator Register 11 */
\r
660 uint32_t RESERVED23[1U];
\r
661 __IOM uint32_t FUNCTION11; /*!< Offset: 0x0D8 (R/W) Function Register 11 */
\r
662 uint32_t RESERVED24[1U];
\r
663 __IOM uint32_t COMP12; /*!< Offset: 0x0E0 (R/W) Comparator Register 12 */
\r
664 uint32_t RESERVED25[1U];
\r
665 __IOM uint32_t FUNCTION12; /*!< Offset: 0x0E8 (R/W) Function Register 12 */
\r
666 uint32_t RESERVED26[1U];
\r
667 __IOM uint32_t COMP13; /*!< Offset: 0x0F0 (R/W) Comparator Register 13 */
\r
668 uint32_t RESERVED27[1U];
\r
669 __IOM uint32_t FUNCTION13; /*!< Offset: 0x0F8 (R/W) Function Register 13 */
\r
670 uint32_t RESERVED28[1U];
\r
671 __IOM uint32_t COMP14; /*!< Offset: 0x100 (R/W) Comparator Register 14 */
\r
672 uint32_t RESERVED29[1U];
\r
673 __IOM uint32_t FUNCTION14; /*!< Offset: 0x108 (R/W) Function Register 14 */
\r
674 uint32_t RESERVED30[1U];
\r
675 __IOM uint32_t COMP15; /*!< Offset: 0x110 (R/W) Comparator Register 15 */
\r
676 uint32_t RESERVED31[1U];
\r
677 __IOM uint32_t FUNCTION15; /*!< Offset: 0x118 (R/W) Function Register 15 */
\r
680 /* DWT Control Register Definitions */
\r
681 #define DWT_CTRL_NUMCOMP_Pos 28U /*!< DWT CTRL: NUMCOMP Position */
\r
682 #define DWT_CTRL_NUMCOMP_Msk (0xFUL << DWT_CTRL_NUMCOMP_Pos) /*!< DWT CTRL: NUMCOMP Mask */
\r
684 #define DWT_CTRL_NOTRCPKT_Pos 27U /*!< DWT CTRL: NOTRCPKT Position */
\r
685 #define DWT_CTRL_NOTRCPKT_Msk (0x1UL << DWT_CTRL_NOTRCPKT_Pos) /*!< DWT CTRL: NOTRCPKT Mask */
\r
687 #define DWT_CTRL_NOEXTTRIG_Pos 26U /*!< DWT CTRL: NOEXTTRIG Position */
\r
688 #define DWT_CTRL_NOEXTTRIG_Msk (0x1UL << DWT_CTRL_NOEXTTRIG_Pos) /*!< DWT CTRL: NOEXTTRIG Mask */
\r
690 #define DWT_CTRL_NOCYCCNT_Pos 25U /*!< DWT CTRL: NOCYCCNT Position */
\r
691 #define DWT_CTRL_NOCYCCNT_Msk (0x1UL << DWT_CTRL_NOCYCCNT_Pos) /*!< DWT CTRL: NOCYCCNT Mask */
\r
693 #define DWT_CTRL_NOPRFCNT_Pos 24U /*!< DWT CTRL: NOPRFCNT Position */
\r
694 #define DWT_CTRL_NOPRFCNT_Msk (0x1UL << DWT_CTRL_NOPRFCNT_Pos) /*!< DWT CTRL: NOPRFCNT Mask */
\r
696 /* DWT Comparator Function Register Definitions */
\r
697 #define DWT_FUNCTION_ID_Pos 27U /*!< DWT FUNCTION: ID Position */
\r
698 #define DWT_FUNCTION_ID_Msk (0x1FUL << DWT_FUNCTION_ID_Pos) /*!< DWT FUNCTION: ID Mask */
\r
700 #define DWT_FUNCTION_MATCHED_Pos 24U /*!< DWT FUNCTION: MATCHED Position */
\r
701 #define DWT_FUNCTION_MATCHED_Msk (0x1UL << DWT_FUNCTION_MATCHED_Pos) /*!< DWT FUNCTION: MATCHED Mask */
\r
703 #define DWT_FUNCTION_DATAVSIZE_Pos 10U /*!< DWT FUNCTION: DATAVSIZE Position */
\r
704 #define DWT_FUNCTION_DATAVSIZE_Msk (0x3UL << DWT_FUNCTION_DATAVSIZE_Pos) /*!< DWT FUNCTION: DATAVSIZE Mask */
\r
706 #define DWT_FUNCTION_ACTION_Pos 4U /*!< DWT FUNCTION: ACTION Position */
\r
707 #define DWT_FUNCTION_ACTION_Msk (0x3UL << DWT_FUNCTION_ACTION_Pos) /*!< DWT FUNCTION: ACTION Mask */
\r
709 #define DWT_FUNCTION_MATCH_Pos 0U /*!< DWT FUNCTION: MATCH Position */
\r
710 #define DWT_FUNCTION_MATCH_Msk (0xFUL /*<< DWT_FUNCTION_MATCH_Pos*/) /*!< DWT FUNCTION: MATCH Mask */
\r
712 /*@}*/ /* end of group CMSIS_DWT */
\r
716 \ingroup CMSIS_core_register
\r
717 \defgroup CMSIS_TPI Trace Port Interface (TPI)
\r
718 \brief Type definitions for the Trace Port Interface (TPI)
\r
723 \brief Structure type to access the Trace Port Interface Register (TPI).
\r
727 __IM uint32_t SSPSR; /*!< Offset: 0x000 (R/ ) Supported Parallel Port Sizes Register */
\r
728 __IOM uint32_t CSPSR; /*!< Offset: 0x004 (R/W) Current Parallel Port Sizes Register */
\r
729 uint32_t RESERVED0[2U];
\r
730 __IOM uint32_t ACPR; /*!< Offset: 0x010 (R/W) Asynchronous Clock Prescaler Register */
\r
731 uint32_t RESERVED1[55U];
\r
732 __IOM uint32_t SPPR; /*!< Offset: 0x0F0 (R/W) Selected Pin Protocol Register */
\r
733 uint32_t RESERVED2[131U];
\r
734 __IM uint32_t FFSR; /*!< Offset: 0x300 (R/ ) Formatter and Flush Status Register */
\r
735 __IOM uint32_t FFCR; /*!< Offset: 0x304 (R/W) Formatter and Flush Control Register */
\r
736 __IOM uint32_t PSCR; /*!< Offset: 0x308 (R/W) Periodic Synchronization Control Register */
\r
737 uint32_t RESERVED3[809U];
\r
738 __OM uint32_t LAR; /*!< Offset: 0xFB0 ( /W) Software Lock Access Register */
\r
739 __IM uint32_t LSR; /*!< Offset: 0xFB4 (R/ ) Software Lock Status Register */
\r
740 uint32_t RESERVED4[4U];
\r
741 __IM uint32_t TYPE; /*!< Offset: 0xFC8 (R/ ) Device Identifier Register */
\r
742 __IM uint32_t DEVTYPE; /*!< Offset: 0xFCC (R/ ) Device Type Register */
\r
745 /* TPI Asynchronous Clock Prescaler Register Definitions */
\r
746 #define TPI_ACPR_SWOSCALER_Pos 0U /*!< TPI ACPR: SWOSCALER Position */
\r
747 #define TPI_ACPR_SWOSCALER_Msk (0xFFFFUL /*<< TPI_ACPR_SWOSCALER_Pos*/) /*!< TPI ACPR: SWOSCALER Mask */
\r
749 /* TPI Selected Pin Protocol Register Definitions */
\r
750 #define TPI_SPPR_TXMODE_Pos 0U /*!< TPI SPPR: TXMODE Position */
\r
751 #define TPI_SPPR_TXMODE_Msk (0x3UL /*<< TPI_SPPR_TXMODE_Pos*/) /*!< TPI SPPR: TXMODE Mask */
\r
753 /* TPI Formatter and Flush Status Register Definitions */
\r
754 #define TPI_FFSR_FtNonStop_Pos 3U /*!< TPI FFSR: FtNonStop Position */
\r
755 #define TPI_FFSR_FtNonStop_Msk (0x1UL << TPI_FFSR_FtNonStop_Pos) /*!< TPI FFSR: FtNonStop Mask */
\r
757 #define TPI_FFSR_TCPresent_Pos 2U /*!< TPI FFSR: TCPresent Position */
\r
758 #define TPI_FFSR_TCPresent_Msk (0x1UL << TPI_FFSR_TCPresent_Pos) /*!< TPI FFSR: TCPresent Mask */
\r
760 #define TPI_FFSR_FtStopped_Pos 1U /*!< TPI FFSR: FtStopped Position */
\r
761 #define TPI_FFSR_FtStopped_Msk (0x1UL << TPI_FFSR_FtStopped_Pos) /*!< TPI FFSR: FtStopped Mask */
\r
763 #define TPI_FFSR_FlInProg_Pos 0U /*!< TPI FFSR: FlInProg Position */
\r
764 #define TPI_FFSR_FlInProg_Msk (0x1UL /*<< TPI_FFSR_FlInProg_Pos*/) /*!< TPI FFSR: FlInProg Mask */
\r
766 /* TPI Formatter and Flush Control Register Definitions */
\r
767 #define TPI_FFCR_TrigIn_Pos 8U /*!< TPI FFCR: TrigIn Position */
\r
768 #define TPI_FFCR_TrigIn_Msk (0x1UL << TPI_FFCR_TrigIn_Pos) /*!< TPI FFCR: TrigIn Mask */
\r
770 #define TPI_FFCR_FOnMan_Pos 6U /*!< TPI FFCR: FOnMan Position */
\r
771 #define TPI_FFCR_FOnMan_Msk (0x1UL << TPI_FFCR_FOnMan_Pos) /*!< TPI FFCR: FOnMan Mask */
\r
773 #define TPI_FFCR_EnFCont_Pos 1U /*!< TPI FFCR: EnFCont Position */
\r
774 #define TPI_FFCR_EnFCont_Msk (0x1UL << TPI_FFCR_EnFCont_Pos) /*!< TPI FFCR: EnFCont Mask */
\r
776 /* TPI Periodic Synchronization Control Register Definitions */
\r
777 #define TPI_PSCR_PSCount_Pos 0U /*!< TPI PSCR: PSCount Position */
\r
778 #define TPI_PSCR_PSCount_Msk (0x1FUL /*<< TPI_PSCR_PSCount_Pos*/) /*!< TPI PSCR: TPSCount Mask */
\r
780 /* TPI Software Lock Status Register Definitions */
\r
781 #define TPI_LSR_nTT_Pos 1U /*!< TPI LSR: Not thirty-two bit. Position */
\r
782 #define TPI_LSR_nTT_Msk (0x1UL << TPI_LSR_nTT_Pos) /*!< TPI LSR: Not thirty-two bit. Mask */
\r
784 #define TPI_LSR_SLK_Pos 1U /*!< TPI LSR: Software Lock status Position */
\r
785 #define TPI_LSR_SLK_Msk (0x1UL << TPI_LSR_SLK_Pos) /*!< TPI LSR: Software Lock status Mask */
\r
787 #define TPI_LSR_SLI_Pos 0U /*!< TPI LSR: Software Lock implemented Position */
\r
788 #define TPI_LSR_SLI_Msk (0x1UL /*<< TPI_LSR_SLI_Pos*/) /*!< TPI LSR: Software Lock implemented Mask */
\r
790 /* TPI DEVID Register Definitions */
\r
791 #define TPI_DEVID_NRZVALID_Pos 11U /*!< TPI DEVID: NRZVALID Position */
\r
792 #define TPI_DEVID_NRZVALID_Msk (0x1UL << TPI_DEVID_NRZVALID_Pos) /*!< TPI DEVID: NRZVALID Mask */
\r
794 #define TPI_DEVID_MANCVALID_Pos 10U /*!< TPI DEVID: MANCVALID Position */
\r
795 #define TPI_DEVID_MANCVALID_Msk (0x1UL << TPI_DEVID_MANCVALID_Pos) /*!< TPI DEVID: MANCVALID Mask */
\r
797 #define TPI_DEVID_PTINVALID_Pos 9U /*!< TPI DEVID: PTINVALID Position */
\r
798 #define TPI_DEVID_PTINVALID_Msk (0x1UL << TPI_DEVID_PTINVALID_Pos) /*!< TPI DEVID: PTINVALID Mask */
\r
800 #define TPI_DEVID_FIFOSZ_Pos 6U /*!< TPI DEVID: FIFO depth Position */
\r
801 #define TPI_DEVID_FIFOSZ_Msk (0x7UL << TPI_DEVID_FIFOSZ_Pos) /*!< TPI DEVID: FIFO depth Mask */
\r
803 /* TPI DEVTYPE Register Definitions */
\r
804 #define TPI_DEVTYPE_SubType_Pos 4U /*!< TPI DEVTYPE: SubType Position */
\r
805 #define TPI_DEVTYPE_SubType_Msk (0xFUL /*<< TPI_DEVTYPE_SubType_Pos*/) /*!< TPI DEVTYPE: SubType Mask */
\r
807 #define TPI_DEVTYPE_MajorType_Pos 0U /*!< TPI DEVTYPE: MajorType Position */
\r
808 #define TPI_DEVTYPE_MajorType_Msk (0xFUL << TPI_DEVTYPE_MajorType_Pos) /*!< TPI DEVTYPE: MajorType Mask */
\r
810 /*@}*/ /* end of group CMSIS_TPI */
\r
813 #if defined (__MPU_PRESENT) && (__MPU_PRESENT == 1U)
\r
815 \ingroup CMSIS_core_register
\r
816 \defgroup CMSIS_MPU Memory Protection Unit (MPU)
\r
817 \brief Type definitions for the Memory Protection Unit (MPU)
\r
822 \brief Structure type to access the Memory Protection Unit (MPU).
\r
826 __IM uint32_t TYPE; /*!< Offset: 0x000 (R/ ) MPU Type Register */
\r
827 __IOM uint32_t CTRL; /*!< Offset: 0x004 (R/W) MPU Control Register */
\r
828 __IOM uint32_t RNR; /*!< Offset: 0x008 (R/W) MPU Region Number Register */
\r
829 __IOM uint32_t RBAR; /*!< Offset: 0x00C (R/W) MPU Region Base Address Register */
\r
830 __IOM uint32_t RLAR; /*!< Offset: 0x010 (R/W) MPU Region Limit Address Register */
\r
831 uint32_t RESERVED0[7U];
\r
833 __IOM uint32_t MAIR[2];
\r
835 __IOM uint32_t MAIR0; /*!< Offset: 0x030 (R/W) MPU Memory Attribute Indirection Register 0 */
\r
836 __IOM uint32_t MAIR1; /*!< Offset: 0x034 (R/W) MPU Memory Attribute Indirection Register 1 */
\r
841 #define MPU_TYPE_RALIASES 1U
\r
843 /* MPU Type Register Definitions */
\r
844 #define MPU_TYPE_IREGION_Pos 16U /*!< MPU TYPE: IREGION Position */
\r
845 #define MPU_TYPE_IREGION_Msk (0xFFUL << MPU_TYPE_IREGION_Pos) /*!< MPU TYPE: IREGION Mask */
\r
847 #define MPU_TYPE_DREGION_Pos 8U /*!< MPU TYPE: DREGION Position */
\r
848 #define MPU_TYPE_DREGION_Msk (0xFFUL << MPU_TYPE_DREGION_Pos) /*!< MPU TYPE: DREGION Mask */
\r
850 #define MPU_TYPE_SEPARATE_Pos 0U /*!< MPU TYPE: SEPARATE Position */
\r
851 #define MPU_TYPE_SEPARATE_Msk (1UL /*<< MPU_TYPE_SEPARATE_Pos*/) /*!< MPU TYPE: SEPARATE Mask */
\r
853 /* MPU Control Register Definitions */
\r
854 #define MPU_CTRL_PRIVDEFENA_Pos 2U /*!< MPU CTRL: PRIVDEFENA Position */
\r
855 #define MPU_CTRL_PRIVDEFENA_Msk (1UL << MPU_CTRL_PRIVDEFENA_Pos) /*!< MPU CTRL: PRIVDEFENA Mask */
\r
857 #define MPU_CTRL_HFNMIENA_Pos 1U /*!< MPU CTRL: HFNMIENA Position */
\r
858 #define MPU_CTRL_HFNMIENA_Msk (1UL << MPU_CTRL_HFNMIENA_Pos) /*!< MPU CTRL: HFNMIENA Mask */
\r
860 #define MPU_CTRL_ENABLE_Pos 0U /*!< MPU CTRL: ENABLE Position */
\r
861 #define MPU_CTRL_ENABLE_Msk (1UL /*<< MPU_CTRL_ENABLE_Pos*/) /*!< MPU CTRL: ENABLE Mask */
\r
863 /* MPU Region Number Register Definitions */
\r
864 #define MPU_RNR_REGION_Pos 0U /*!< MPU RNR: REGION Position */
\r
865 #define MPU_RNR_REGION_Msk (0xFFUL /*<< MPU_RNR_REGION_Pos*/) /*!< MPU RNR: REGION Mask */
\r
867 /* MPU Region Base Address Register Definitions */
\r
868 #define MPU_RBAR_BASE_Pos 5U /*!< MPU RBAR: BASE Position */
\r
869 #define MPU_RBAR_BASE_Msk (0x7FFFFFFUL << MPU_RBAR_BASE_Pos) /*!< MPU RBAR: BASE Mask */
\r
871 #define MPU_RBAR_SH_Pos 3U /*!< MPU RBAR: SH Position */
\r
872 #define MPU_RBAR_SH_Msk (0x3UL << MPU_RBAR_SH_Pos) /*!< MPU RBAR: SH Mask */
\r
874 #define MPU_RBAR_AP_Pos 1U /*!< MPU RBAR: AP Position */
\r
875 #define MPU_RBAR_AP_Msk (0x3UL << MPU_RBAR_AP_Pos) /*!< MPU RBAR: AP Mask */
\r
877 #define MPU_RBAR_XN_Pos 0U /*!< MPU RBAR: XN Position */
\r
878 #define MPU_RBAR_XN_Msk (01UL /*<< MPU_RBAR_XN_Pos*/) /*!< MPU RBAR: XN Mask */
\r
880 /* MPU Region Limit Address Register Definitions */
\r
881 #define MPU_RLAR_LIMIT_Pos 5U /*!< MPU RLAR: LIMIT Position */
\r
882 #define MPU_RLAR_LIMIT_Msk (0x7FFFFFFUL << MPU_RLAR_LIMIT_Pos) /*!< MPU RLAR: LIMIT Mask */
\r
884 #define MPU_RLAR_AttrIndx_Pos 1U /*!< MPU RLAR: AttrIndx Position */
\r
885 #define MPU_RLAR_AttrIndx_Msk (0x7UL << MPU_RLAR_AttrIndx_Pos) /*!< MPU RLAR: AttrIndx Mask */
\r
887 #define MPU_RLAR_EN_Pos 0U /*!< MPU RLAR: EN Position */
\r
888 #define MPU_RLAR_EN_Msk (1UL /*<< MPU_RLAR_EN_Pos*/) /*!< MPU RLAR: EN Mask */
\r
890 /* MPU Memory Attribute Indirection Register 0 Definitions */
\r
891 #define MPU_MAIR0_Attr3_Pos 24U /*!< MPU MAIR0: Attr3 Position */
\r
892 #define MPU_MAIR0_Attr3_Msk (0xFFUL << MPU_MAIR0_Attr3_Pos) /*!< MPU MAIR0: Attr3 Mask */
\r
894 #define MPU_MAIR0_Attr2_Pos 16U /*!< MPU MAIR0: Attr2 Position */
\r
895 #define MPU_MAIR0_Attr2_Msk (0xFFUL << MPU_MAIR0_Attr2_Pos) /*!< MPU MAIR0: Attr2 Mask */
\r
897 #define MPU_MAIR0_Attr1_Pos 8U /*!< MPU MAIR0: Attr1 Position */
\r
898 #define MPU_MAIR0_Attr1_Msk (0xFFUL << MPU_MAIR0_Attr1_Pos) /*!< MPU MAIR0: Attr1 Mask */
\r
900 #define MPU_MAIR0_Attr0_Pos 0U /*!< MPU MAIR0: Attr0 Position */
\r
901 #define MPU_MAIR0_Attr0_Msk (0xFFUL /*<< MPU_MAIR0_Attr0_Pos*/) /*!< MPU MAIR0: Attr0 Mask */
\r
903 /* MPU Memory Attribute Indirection Register 1 Definitions */
\r
904 #define MPU_MAIR1_Attr7_Pos 24U /*!< MPU MAIR1: Attr7 Position */
\r
905 #define MPU_MAIR1_Attr7_Msk (0xFFUL << MPU_MAIR1_Attr7_Pos) /*!< MPU MAIR1: Attr7 Mask */
\r
907 #define MPU_MAIR1_Attr6_Pos 16U /*!< MPU MAIR1: Attr6 Position */
\r
908 #define MPU_MAIR1_Attr6_Msk (0xFFUL << MPU_MAIR1_Attr6_Pos) /*!< MPU MAIR1: Attr6 Mask */
\r
910 #define MPU_MAIR1_Attr5_Pos 8U /*!< MPU MAIR1: Attr5 Position */
\r
911 #define MPU_MAIR1_Attr5_Msk (0xFFUL << MPU_MAIR1_Attr5_Pos) /*!< MPU MAIR1: Attr5 Mask */
\r
913 #define MPU_MAIR1_Attr4_Pos 0U /*!< MPU MAIR1: Attr4 Position */
\r
914 #define MPU_MAIR1_Attr4_Msk (0xFFUL /*<< MPU_MAIR1_Attr4_Pos*/) /*!< MPU MAIR1: Attr4 Mask */
\r
916 /*@} end of group CMSIS_MPU */
\r
920 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
\r
922 \ingroup CMSIS_core_register
\r
923 \defgroup CMSIS_SAU Security Attribution Unit (SAU)
\r
924 \brief Type definitions for the Security Attribution Unit (SAU)
\r
929 \brief Structure type to access the Security Attribution Unit (SAU).
\r
933 __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) SAU Control Register */
\r
934 __IM uint32_t TYPE; /*!< Offset: 0x004 (R/ ) SAU Type Register */
\r
935 #if defined (__SAUREGION_PRESENT) && (__SAUREGION_PRESENT == 1U)
\r
936 __IOM uint32_t RNR; /*!< Offset: 0x008 (R/W) SAU Region Number Register */
\r
937 __IOM uint32_t RBAR; /*!< Offset: 0x00C (R/W) SAU Region Base Address Register */
\r
938 __IOM uint32_t RLAR; /*!< Offset: 0x010 (R/W) SAU Region Limit Address Register */
\r
942 /* SAU Control Register Definitions */
\r
943 #define SAU_CTRL_ALLNS_Pos 1U /*!< SAU CTRL: ALLNS Position */
\r
944 #define SAU_CTRL_ALLNS_Msk (1UL << SAU_CTRL_ALLNS_Pos) /*!< SAU CTRL: ALLNS Mask */
\r
946 #define SAU_CTRL_ENABLE_Pos 0U /*!< SAU CTRL: ENABLE Position */
\r
947 #define SAU_CTRL_ENABLE_Msk (1UL /*<< SAU_CTRL_ENABLE_Pos*/) /*!< SAU CTRL: ENABLE Mask */
\r
949 /* SAU Type Register Definitions */
\r
950 #define SAU_TYPE_SREGION_Pos 0U /*!< SAU TYPE: SREGION Position */
\r
951 #define SAU_TYPE_SREGION_Msk (0xFFUL /*<< SAU_TYPE_SREGION_Pos*/) /*!< SAU TYPE: SREGION Mask */
\r
953 #if defined (__SAUREGION_PRESENT) && (__SAUREGION_PRESENT == 1U)
\r
954 /* SAU Region Number Register Definitions */
\r
955 #define SAU_RNR_REGION_Pos 0U /*!< SAU RNR: REGION Position */
\r
956 #define SAU_RNR_REGION_Msk (0xFFUL /*<< SAU_RNR_REGION_Pos*/) /*!< SAU RNR: REGION Mask */
\r
958 /* SAU Region Base Address Register Definitions */
\r
959 #define SAU_RBAR_BADDR_Pos 5U /*!< SAU RBAR: BADDR Position */
\r
960 #define SAU_RBAR_BADDR_Msk (0x7FFFFFFUL << SAU_RBAR_BADDR_Pos) /*!< SAU RBAR: BADDR Mask */
\r
962 /* SAU Region Limit Address Register Definitions */
\r
963 #define SAU_RLAR_LADDR_Pos 5U /*!< SAU RLAR: LADDR Position */
\r
964 #define SAU_RLAR_LADDR_Msk (0x7FFFFFFUL << SAU_RLAR_LADDR_Pos) /*!< SAU RLAR: LADDR Mask */
\r
966 #define SAU_RLAR_NSC_Pos 1U /*!< SAU RLAR: NSC Position */
\r
967 #define SAU_RLAR_NSC_Msk (1UL << SAU_RLAR_NSC_Pos) /*!< SAU RLAR: NSC Mask */
\r
969 #define SAU_RLAR_ENABLE_Pos 0U /*!< SAU RLAR: ENABLE Position */
\r
970 #define SAU_RLAR_ENABLE_Msk (1UL /*<< SAU_RLAR_ENABLE_Pos*/) /*!< SAU RLAR: ENABLE Mask */
\r
972 #endif /* defined (__SAUREGION_PRESENT) && (__SAUREGION_PRESENT == 1U) */
\r
974 /*@} end of group CMSIS_SAU */
\r
975 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
\r
979 \ingroup CMSIS_core_register
\r
980 \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug)
\r
981 \brief Type definitions for the Core Debug Registers
\r
986 \brief Structure type to access the Core Debug Register (CoreDebug).
\r
990 __IOM uint32_t DHCSR; /*!< Offset: 0x000 (R/W) Debug Halting Control and Status Register */
\r
991 __OM uint32_t DCRSR; /*!< Offset: 0x004 ( /W) Debug Core Register Selector Register */
\r
992 __IOM uint32_t DCRDR; /*!< Offset: 0x008 (R/W) Debug Core Register Data Register */
\r
993 __IOM uint32_t DEMCR; /*!< Offset: 0x00C (R/W) Debug Exception and Monitor Control Register */
\r
994 uint32_t RESERVED4[1U];
\r
995 __IOM uint32_t DAUTHCTRL; /*!< Offset: 0x014 (R/W) Debug Authentication Control Register */
\r
996 __IOM uint32_t DSCSR; /*!< Offset: 0x018 (R/W) Debug Security Control and Status Register */
\r
999 /* Debug Halting Control and Status Register Definitions */
\r
1000 #define CoreDebug_DHCSR_DBGKEY_Pos 16U /*!< CoreDebug DHCSR: DBGKEY Position */
\r
1001 #define CoreDebug_DHCSR_DBGKEY_Msk (0xFFFFUL << CoreDebug_DHCSR_DBGKEY_Pos) /*!< CoreDebug DHCSR: DBGKEY Mask */
\r
1003 #define CoreDebug_DHCSR_S_RESTART_ST_Pos 26U /*!< CoreDebug DHCSR: S_RESTART_ST Position */
\r
1004 #define CoreDebug_DHCSR_S_RESTART_ST_Msk (1UL << CoreDebug_DHCSR_S_RESTART_ST_Pos) /*!< CoreDebug DHCSR: S_RESTART_ST Mask */
\r
1006 #define CoreDebug_DHCSR_S_RESET_ST_Pos 25U /*!< CoreDebug DHCSR: S_RESET_ST Position */
\r
1007 #define CoreDebug_DHCSR_S_RESET_ST_Msk (1UL << CoreDebug_DHCSR_S_RESET_ST_Pos) /*!< CoreDebug DHCSR: S_RESET_ST Mask */
\r
1009 #define CoreDebug_DHCSR_S_RETIRE_ST_Pos 24U /*!< CoreDebug DHCSR: S_RETIRE_ST Position */
\r
1010 #define CoreDebug_DHCSR_S_RETIRE_ST_Msk (1UL << CoreDebug_DHCSR_S_RETIRE_ST_Pos) /*!< CoreDebug DHCSR: S_RETIRE_ST Mask */
\r
1012 #define CoreDebug_DHCSR_S_LOCKUP_Pos 19U /*!< CoreDebug DHCSR: S_LOCKUP Position */
\r
1013 #define CoreDebug_DHCSR_S_LOCKUP_Msk (1UL << CoreDebug_DHCSR_S_LOCKUP_Pos) /*!< CoreDebug DHCSR: S_LOCKUP Mask */
\r
1015 #define CoreDebug_DHCSR_S_SLEEP_Pos 18U /*!< CoreDebug DHCSR: S_SLEEP Position */
\r
1016 #define CoreDebug_DHCSR_S_SLEEP_Msk (1UL << CoreDebug_DHCSR_S_SLEEP_Pos) /*!< CoreDebug DHCSR: S_SLEEP Mask */
\r
1018 #define CoreDebug_DHCSR_S_HALT_Pos 17U /*!< CoreDebug DHCSR: S_HALT Position */
\r
1019 #define CoreDebug_DHCSR_S_HALT_Msk (1UL << CoreDebug_DHCSR_S_HALT_Pos) /*!< CoreDebug DHCSR: S_HALT Mask */
\r
1021 #define CoreDebug_DHCSR_S_REGRDY_Pos 16U /*!< CoreDebug DHCSR: S_REGRDY Position */
\r
1022 #define CoreDebug_DHCSR_S_REGRDY_Msk (1UL << CoreDebug_DHCSR_S_REGRDY_Pos) /*!< CoreDebug DHCSR: S_REGRDY Mask */
\r
1024 #define CoreDebug_DHCSR_C_MASKINTS_Pos 3U /*!< CoreDebug DHCSR: C_MASKINTS Position */
\r
1025 #define CoreDebug_DHCSR_C_MASKINTS_Msk (1UL << CoreDebug_DHCSR_C_MASKINTS_Pos) /*!< CoreDebug DHCSR: C_MASKINTS Mask */
\r
1027 #define CoreDebug_DHCSR_C_STEP_Pos 2U /*!< CoreDebug DHCSR: C_STEP Position */
\r
1028 #define CoreDebug_DHCSR_C_STEP_Msk (1UL << CoreDebug_DHCSR_C_STEP_Pos) /*!< CoreDebug DHCSR: C_STEP Mask */
\r
1030 #define CoreDebug_DHCSR_C_HALT_Pos 1U /*!< CoreDebug DHCSR: C_HALT Position */
\r
1031 #define CoreDebug_DHCSR_C_HALT_Msk (1UL << CoreDebug_DHCSR_C_HALT_Pos) /*!< CoreDebug DHCSR: C_HALT Mask */
\r
1033 #define CoreDebug_DHCSR_C_DEBUGEN_Pos 0U /*!< CoreDebug DHCSR: C_DEBUGEN Position */
\r
1034 #define CoreDebug_DHCSR_C_DEBUGEN_Msk (1UL /*<< CoreDebug_DHCSR_C_DEBUGEN_Pos*/) /*!< CoreDebug DHCSR: C_DEBUGEN Mask */
\r
1036 /* Debug Core Register Selector Register Definitions */
\r
1037 #define CoreDebug_DCRSR_REGWnR_Pos 16U /*!< CoreDebug DCRSR: REGWnR Position */
\r
1038 #define CoreDebug_DCRSR_REGWnR_Msk (1UL << CoreDebug_DCRSR_REGWnR_Pos) /*!< CoreDebug DCRSR: REGWnR Mask */
\r
1040 #define CoreDebug_DCRSR_REGSEL_Pos 0U /*!< CoreDebug DCRSR: REGSEL Position */
\r
1041 #define CoreDebug_DCRSR_REGSEL_Msk (0x1FUL /*<< CoreDebug_DCRSR_REGSEL_Pos*/) /*!< CoreDebug DCRSR: REGSEL Mask */
\r
1043 /* Debug Exception and Monitor Control Register */
\r
1044 #define CoreDebug_DEMCR_DWTENA_Pos 24U /*!< CoreDebug DEMCR: DWTENA Position */
\r
1045 #define CoreDebug_DEMCR_DWTENA_Msk (1UL << CoreDebug_DEMCR_DWTENA_Pos) /*!< CoreDebug DEMCR: DWTENA Mask */
\r
1047 #define CoreDebug_DEMCR_VC_HARDERR_Pos 10U /*!< CoreDebug DEMCR: VC_HARDERR Position */
\r
1048 #define CoreDebug_DEMCR_VC_HARDERR_Msk (1UL << CoreDebug_DEMCR_VC_HARDERR_Pos) /*!< CoreDebug DEMCR: VC_HARDERR Mask */
\r
1050 #define CoreDebug_DEMCR_VC_CORERESET_Pos 0U /*!< CoreDebug DEMCR: VC_CORERESET Position */
\r
1051 #define CoreDebug_DEMCR_VC_CORERESET_Msk (1UL /*<< CoreDebug_DEMCR_VC_CORERESET_Pos*/) /*!< CoreDebug DEMCR: VC_CORERESET Mask */
\r
1053 /* Debug Authentication Control Register Definitions */
\r
1054 #define CoreDebug_DAUTHCTRL_INTSPNIDEN_Pos 3U /*!< CoreDebug DAUTHCTRL: INTSPNIDEN, Position */
\r
1055 #define CoreDebug_DAUTHCTRL_INTSPNIDEN_Msk (1UL << CoreDebug_DAUTHCTRL_INTSPNIDEN_Pos) /*!< CoreDebug DAUTHCTRL: INTSPNIDEN, Mask */
\r
1057 #define CoreDebug_DAUTHCTRL_SPNIDENSEL_Pos 2U /*!< CoreDebug DAUTHCTRL: SPNIDENSEL Position */
\r
1058 #define CoreDebug_DAUTHCTRL_SPNIDENSEL_Msk (1UL << CoreDebug_DAUTHCTRL_SPNIDENSEL_Pos) /*!< CoreDebug DAUTHCTRL: SPNIDENSEL Mask */
\r
1060 #define CoreDebug_DAUTHCTRL_INTSPIDEN_Pos 1U /*!< CoreDebug DAUTHCTRL: INTSPIDEN Position */
\r
1061 #define CoreDebug_DAUTHCTRL_INTSPIDEN_Msk (1UL << CoreDebug_DAUTHCTRL_INTSPIDEN_Pos) /*!< CoreDebug DAUTHCTRL: INTSPIDEN Mask */
\r
1063 #define CoreDebug_DAUTHCTRL_SPIDENSEL_Pos 0U /*!< CoreDebug DAUTHCTRL: SPIDENSEL Position */
\r
1064 #define CoreDebug_DAUTHCTRL_SPIDENSEL_Msk (1UL /*<< CoreDebug_DAUTHCTRL_SPIDENSEL_Pos*/) /*!< CoreDebug DAUTHCTRL: SPIDENSEL Mask */
\r
1066 /* Debug Security Control and Status Register Definitions */
\r
1067 #define CoreDebug_DSCSR_CDS_Pos 16U /*!< CoreDebug DSCSR: CDS Position */
\r
1068 #define CoreDebug_DSCSR_CDS_Msk (1UL << CoreDebug_DSCSR_CDS_Pos) /*!< CoreDebug DSCSR: CDS Mask */
\r
1070 #define CoreDebug_DSCSR_SBRSEL_Pos 1U /*!< CoreDebug DSCSR: SBRSEL Position */
\r
1071 #define CoreDebug_DSCSR_SBRSEL_Msk (1UL << CoreDebug_DSCSR_SBRSEL_Pos) /*!< CoreDebug DSCSR: SBRSEL Mask */
\r
1073 #define CoreDebug_DSCSR_SBRSELEN_Pos 0U /*!< CoreDebug DSCSR: SBRSELEN Position */
\r
1074 #define CoreDebug_DSCSR_SBRSELEN_Msk (1UL /*<< CoreDebug_DSCSR_SBRSELEN_Pos*/) /*!< CoreDebug DSCSR: SBRSELEN Mask */
\r
1076 /*@} end of group CMSIS_CoreDebug */
\r
1080 \ingroup CMSIS_core_register
\r
1081 \defgroup CMSIS_core_bitfield Core register bit field macros
\r
1082 \brief Macros for use with bit field definitions (xxx_Pos, xxx_Msk).
\r
1087 \brief Mask and shift a bit field value for use in a register bit range.
\r
1088 \param[in] field Name of the register bit field.
\r
1089 \param[in] value Value of the bit field. This parameter is interpreted as an uint32_t type.
\r
1090 \return Masked and shifted value.
\r
1092 #define _VAL2FLD(field, value) (((uint32_t)(value) << field ## _Pos) & field ## _Msk)
\r
1095 \brief Mask and shift a register value to extract a bit filed value.
\r
1096 \param[in] field Name of the register bit field.
\r
1097 \param[in] value Value of register. This parameter is interpreted as an uint32_t type.
\r
1098 \return Masked and shifted bit field value.
\r
1100 #define _FLD2VAL(field, value) (((uint32_t)(value) & field ## _Msk) >> field ## _Pos)
\r
1102 /*@} end of group CMSIS_core_bitfield */
\r
1106 \ingroup CMSIS_core_register
\r
1107 \defgroup CMSIS_core_base Core Definitions
\r
1108 \brief Definitions for base addresses, unions, and structures.
\r
1112 /* Memory mapping of Core Hardware */
\r
1113 #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */
\r
1114 #define DWT_BASE (0xE0001000UL) /*!< DWT Base Address */
\r
1115 #define TPI_BASE (0xE0040000UL) /*!< TPI Base Address */
\r
1116 #define CoreDebug_BASE (0xE000EDF0UL) /*!< Core Debug Base Address */
\r
1117 #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */
\r
1118 #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */
\r
1119 #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */
\r
1122 #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */
\r
1123 #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */
\r
1124 #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */
\r
1125 #define DWT ((DWT_Type *) DWT_BASE ) /*!< DWT configuration struct */
\r
1126 #define TPI ((TPI_Type *) TPI_BASE ) /*!< TPI configuration struct */
\r
1127 #define CoreDebug ((CoreDebug_Type *) CoreDebug_BASE ) /*!< Core Debug configuration struct */
\r
1129 #if defined (__MPU_PRESENT) && (__MPU_PRESENT == 1U)
\r
1130 #define MPU_BASE (SCS_BASE + 0x0D90UL) /*!< Memory Protection Unit */
\r
1131 #define MPU ((MPU_Type *) MPU_BASE ) /*!< Memory Protection Unit */
\r
1134 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
\r
1135 #define SAU_BASE (SCS_BASE + 0x0DD0UL) /*!< Security Attribution Unit */
\r
1136 #define SAU ((SAU_Type *) SAU_BASE ) /*!< Security Attribution Unit */
\r
1139 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
\r
1140 #define SCS_BASE_NS (0xE002E000UL) /*!< System Control Space Base Address (non-secure address space) */
\r
1141 #define CoreDebug_BASE_NS (0xE002EDF0UL) /*!< Core Debug Base Address (non-secure address space) */
\r
1142 #define SysTick_BASE_NS (SCS_BASE_NS + 0x0010UL) /*!< SysTick Base Address (non-secure address space) */
\r
1143 #define NVIC_BASE_NS (SCS_BASE_NS + 0x0100UL) /*!< NVIC Base Address (non-secure address space) */
\r
1144 #define SCB_BASE_NS (SCS_BASE_NS + 0x0D00UL) /*!< System Control Block Base Address (non-secure address space) */
\r
1146 #define SCB_NS ((SCB_Type *) SCB_BASE_NS ) /*!< SCB configuration struct (non-secure address space) */
\r
1147 #define SysTick_NS ((SysTick_Type *) SysTick_BASE_NS ) /*!< SysTick configuration struct (non-secure address space) */
\r
1148 #define NVIC_NS ((NVIC_Type *) NVIC_BASE_NS ) /*!< NVIC configuration struct (non-secure address space) */
\r
1149 #define CoreDebug_NS ((CoreDebug_Type *) CoreDebug_BASE_NS) /*!< Core Debug configuration struct (non-secure address space) */
\r
1151 #if defined (__MPU_PRESENT) && (__MPU_PRESENT == 1U)
\r
1152 #define MPU_BASE_NS (SCS_BASE_NS + 0x0D90UL) /*!< Memory Protection Unit (non-secure address space) */
\r
1153 #define MPU_NS ((MPU_Type *) MPU_BASE_NS ) /*!< Memory Protection Unit (non-secure address space) */
\r
1156 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
\r
1161 /*******************************************************************************
\r
1162 * Hardware Abstraction Layer
\r
1163 Core Function Interface contains:
\r
1164 - Core NVIC Functions
\r
1165 - Core SysTick Functions
\r
1166 - Core Register Access Functions
\r
1167 ******************************************************************************/
\r
1169 \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference
\r
1174 /* ########################## NVIC functions #################################### */
\r
1176 \ingroup CMSIS_Core_FunctionInterface
\r
1177 \defgroup CMSIS_Core_NVICFunctions NVIC Functions
\r
1178 \brief Functions that manage interrupts and exceptions via the NVIC.
\r
1182 #ifdef CMSIS_NVIC_VIRTUAL
\r
1183 #ifndef CMSIS_NVIC_VIRTUAL_HEADER_FILE
\r
1184 #define CMSIS_NVIC_VIRTUAL_HEADER_FILE "cmsis_nvic_virtual.h"
\r
1186 #include CMSIS_NVIC_VIRTUAL_HEADER_FILE
\r
1188 #define NVIC_SetPriorityGrouping __NVIC_SetPriorityGrouping
\r
1189 #define NVIC_GetPriorityGrouping __NVIC_GetPriorityGrouping
\r
1190 #define NVIC_EnableIRQ __NVIC_EnableIRQ
\r
1191 #define NVIC_GetEnableIRQ __NVIC_GetEnableIRQ
\r
1192 #define NVIC_DisableIRQ __NVIC_DisableIRQ
\r
1193 #define NVIC_GetPendingIRQ __NVIC_GetPendingIRQ
\r
1194 #define NVIC_SetPendingIRQ __NVIC_SetPendingIRQ
\r
1195 #define NVIC_ClearPendingIRQ __NVIC_ClearPendingIRQ
\r
1196 #define NVIC_GetActive __NVIC_GetActive
\r
1197 #define NVIC_SetPriority __NVIC_SetPriority
\r
1198 #define NVIC_GetPriority __NVIC_GetPriority
\r
1199 #define NVIC_SystemReset __NVIC_SystemReset
\r
1200 #endif /* CMSIS_NVIC_VIRTUAL */
\r
1202 #ifdef CMSIS_VECTAB_VIRTUAL
\r
1203 #ifndef CMSIS_VECTAB_VIRTUAL_HEADER_FILE
\r
1204 #define CMSIS_VECTAB_VIRTUAL_HEADER_FILE "cmsis_vectab_virtual.h"
\r
1206 #include CMSIS_VECTAB_VIRTUAL_HEADER_FILE
\r
1208 #define NVIC_SetVector __NVIC_SetVector
\r
1209 #define NVIC_GetVector __NVIC_GetVector
\r
1210 #endif /* (CMSIS_VECTAB_VIRTUAL) */
\r
1212 #define NVIC_USER_IRQ_OFFSET 16
\r
1215 /* Special LR values for Secure/Non-Secure call handling and exception handling */
\r
1217 /* Function Return Payload (from ARMv8-M Architecture Reference Manual) LR value on entry from Secure BLXNS */
\r
1218 #define FNC_RETURN (0xFEFFFFFFUL) /* bit [0] ignored when processing a branch */
\r
1220 /* The following EXC_RETURN mask values are used to evaluate the LR on exception entry */
\r
1221 #define EXC_RETURN_PREFIX (0xFF000000UL) /* bits [31:24] set to indicate an EXC_RETURN value */
\r
1222 #define EXC_RETURN_S (0x00000040UL) /* bit [6] stack used to push registers: 0=Non-secure 1=Secure */
\r
1223 #define EXC_RETURN_DCRS (0x00000020UL) /* bit [5] stacking rules for called registers: 0=skipped 1=saved */
\r
1224 #define EXC_RETURN_FTYPE (0x00000010UL) /* bit [4] allocate stack for floating-point context: 0=done 1=skipped */
\r
1225 #define EXC_RETURN_MODE (0x00000008UL) /* bit [3] processor mode for return: 0=Handler mode 1=Thread mode */
\r
1226 #define EXC_RETURN_SPSEL (0x00000002UL) /* bit [1] stack pointer used to restore context: 0=MSP 1=PSP */
\r
1227 #define EXC_RETURN_ES (0x00000001UL) /* bit [0] security state exception was taken to: 0=Non-secure 1=Secure */
\r
1229 /* Integrity Signature (from ARMv8-M Architecture Reference Manual) for exception context stacking */
\r
1230 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U) /* Value for processors with floating-point extension: */
\r
1231 #define EXC_INTEGRITY_SIGNATURE (0xFEFA125AUL) /* bit [0] SFTC must match LR bit[4] EXC_RETURN_FTYPE */
\r
1233 #define EXC_INTEGRITY_SIGNATURE (0xFEFA125BUL) /* Value for processors without floating-point extension */
\r
1237 /* Interrupt Priorities are WORD accessible only under Armv6-M */
\r
1238 /* The following MACROS handle generation of the register offset and byte masks */
\r
1239 #define _BIT_SHIFT(IRQn) ( ((((uint32_t)(int32_t)(IRQn)) ) & 0x03UL) * 8UL)
\r
1240 #define _SHP_IDX(IRQn) ( (((((uint32_t)(int32_t)(IRQn)) & 0x0FUL)-8UL) >> 2UL) )
\r
1241 #define _IP_IDX(IRQn) ( (((uint32_t)(int32_t)(IRQn)) >> 2UL) )
\r
1243 #define __NVIC_SetPriorityGrouping(X) (void)(X)
\r
1244 #define __NVIC_GetPriorityGrouping() (0U)
\r
1247 \brief Enable Interrupt
\r
1248 \details Enables a device specific interrupt in the NVIC interrupt controller.
\r
1249 \param [in] IRQn Device specific interrupt number.
\r
1250 \note IRQn must not be negative.
\r
1252 __STATIC_INLINE void __NVIC_EnableIRQ(IRQn_Type IRQn)
\r
1254 if ((int32_t)(IRQn) >= 0)
\r
1256 NVIC->ISER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
\r
1262 \brief Get Interrupt Enable status
\r
1263 \details Returns a device specific interrupt enable status from the NVIC interrupt controller.
\r
1264 \param [in] IRQn Device specific interrupt number.
\r
1265 \return 0 Interrupt is not enabled.
\r
1266 \return 1 Interrupt is enabled.
\r
1267 \note IRQn must not be negative.
\r
1269 __STATIC_INLINE uint32_t __NVIC_GetEnableIRQ(IRQn_Type IRQn)
\r
1271 if ((int32_t)(IRQn) >= 0)
\r
1273 return((uint32_t)(((NVIC->ISER[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
\r
1283 \brief Disable Interrupt
\r
1284 \details Disables a device specific interrupt in the NVIC interrupt controller.
\r
1285 \param [in] IRQn Device specific interrupt number.
\r
1286 \note IRQn must not be negative.
\r
1288 __STATIC_INLINE void __NVIC_DisableIRQ(IRQn_Type IRQn)
\r
1290 if ((int32_t)(IRQn) >= 0)
\r
1292 NVIC->ICER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
\r
1300 \brief Get Pending Interrupt
\r
1301 \details Reads the NVIC pending register and returns the pending bit for the specified device specific interrupt.
\r
1302 \param [in] IRQn Device specific interrupt number.
\r
1303 \return 0 Interrupt status is not pending.
\r
1304 \return 1 Interrupt status is pending.
\r
1305 \note IRQn must not be negative.
\r
1307 __STATIC_INLINE uint32_t __NVIC_GetPendingIRQ(IRQn_Type IRQn)
\r
1309 if ((int32_t)(IRQn) >= 0)
\r
1311 return((uint32_t)(((NVIC->ISPR[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
\r
1321 \brief Set Pending Interrupt
\r
1322 \details Sets the pending bit of a device specific interrupt in the NVIC pending register.
\r
1323 \param [in] IRQn Device specific interrupt number.
\r
1324 \note IRQn must not be negative.
\r
1326 __STATIC_INLINE void __NVIC_SetPendingIRQ(IRQn_Type IRQn)
\r
1328 if ((int32_t)(IRQn) >= 0)
\r
1330 NVIC->ISPR[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
\r
1336 \brief Clear Pending Interrupt
\r
1337 \details Clears the pending bit of a device specific interrupt in the NVIC pending register.
\r
1338 \param [in] IRQn Device specific interrupt number.
\r
1339 \note IRQn must not be negative.
\r
1341 __STATIC_INLINE void __NVIC_ClearPendingIRQ(IRQn_Type IRQn)
\r
1343 if ((int32_t)(IRQn) >= 0)
\r
1345 NVIC->ICPR[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
\r
1351 \brief Get Active Interrupt
\r
1352 \details Reads the active register in the NVIC and returns the active bit for the device specific interrupt.
\r
1353 \param [in] IRQn Device specific interrupt number.
\r
1354 \return 0 Interrupt status is not active.
\r
1355 \return 1 Interrupt status is active.
\r
1356 \note IRQn must not be negative.
\r
1358 __STATIC_INLINE uint32_t __NVIC_GetActive(IRQn_Type IRQn)
\r
1360 if ((int32_t)(IRQn) >= 0)
\r
1362 return((uint32_t)(((NVIC->IABR[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
\r
1371 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
\r
1373 \brief Get Interrupt Target State
\r
1374 \details Reads the interrupt target field in the NVIC and returns the interrupt target bit for the device specific interrupt.
\r
1375 \param [in] IRQn Device specific interrupt number.
\r
1376 \return 0 if interrupt is assigned to Secure
\r
1377 \return 1 if interrupt is assigned to Non Secure
\r
1378 \note IRQn must not be negative.
\r
1380 __STATIC_INLINE uint32_t NVIC_GetTargetState(IRQn_Type IRQn)
\r
1382 if ((int32_t)(IRQn) >= 0)
\r
1384 return((uint32_t)(((NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
\r
1394 \brief Set Interrupt Target State
\r
1395 \details Sets the interrupt target field in the NVIC and returns the interrupt target bit for the device specific interrupt.
\r
1396 \param [in] IRQn Device specific interrupt number.
\r
1397 \return 0 if interrupt is assigned to Secure
\r
1398 1 if interrupt is assigned to Non Secure
\r
1399 \note IRQn must not be negative.
\r
1401 __STATIC_INLINE uint32_t NVIC_SetTargetState(IRQn_Type IRQn)
\r
1403 if ((int32_t)(IRQn) >= 0)
\r
1405 NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] |= ((uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL)));
\r
1406 return((uint32_t)(((NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
\r
1416 \brief Clear Interrupt Target State
\r
1417 \details Clears the interrupt target field in the NVIC and returns the interrupt target bit for the device specific interrupt.
\r
1418 \param [in] IRQn Device specific interrupt number.
\r
1419 \return 0 if interrupt is assigned to Secure
\r
1420 1 if interrupt is assigned to Non Secure
\r
1421 \note IRQn must not be negative.
\r
1423 __STATIC_INLINE uint32_t NVIC_ClearTargetState(IRQn_Type IRQn)
\r
1425 if ((int32_t)(IRQn) >= 0)
\r
1427 NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] &= ~((uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL)));
\r
1428 return((uint32_t)(((NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
\r
1435 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
\r
1439 \brief Set Interrupt Priority
\r
1440 \details Sets the priority of a device specific interrupt or a processor exception.
\r
1441 The interrupt number can be positive to specify a device specific interrupt,
\r
1442 or negative to specify a processor exception.
\r
1443 \param [in] IRQn Interrupt number.
\r
1444 \param [in] priority Priority to set.
\r
1445 \note The priority cannot be set for every processor exception.
\r
1447 __STATIC_INLINE void __NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
\r
1449 if ((int32_t)(IRQn) >= 0)
\r
1451 NVIC->IPR[_IP_IDX(IRQn)] = ((uint32_t)(NVIC->IPR[_IP_IDX(IRQn)] & ~(0xFFUL << _BIT_SHIFT(IRQn))) |
\r
1452 (((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL) << _BIT_SHIFT(IRQn)));
\r
1456 SCB->SHPR[_SHP_IDX(IRQn)] = ((uint32_t)(SCB->SHPR[_SHP_IDX(IRQn)] & ~(0xFFUL << _BIT_SHIFT(IRQn))) |
\r
1457 (((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL) << _BIT_SHIFT(IRQn)));
\r
1463 \brief Get Interrupt Priority
\r
1464 \details Reads the priority of a device specific interrupt or a processor exception.
\r
1465 The interrupt number can be positive to specify a device specific interrupt,
\r
1466 or negative to specify a processor exception.
\r
1467 \param [in] IRQn Interrupt number.
\r
1468 \return Interrupt Priority.
\r
1469 Value is aligned automatically to the implemented priority bits of the microcontroller.
\r
1471 __STATIC_INLINE uint32_t __NVIC_GetPriority(IRQn_Type IRQn)
\r
1474 if ((int32_t)(IRQn) >= 0)
\r
1476 return((uint32_t)(((NVIC->IPR[ _IP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & (uint32_t)0xFFUL) >> (8U - __NVIC_PRIO_BITS)));
\r
1480 return((uint32_t)(((SCB->SHPR[_SHP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & (uint32_t)0xFFUL) >> (8U - __NVIC_PRIO_BITS)));
\r
1486 \brief Encode Priority
\r
1487 \details Encodes the priority for an interrupt with the given priority group,
\r
1488 preemptive priority value, and subpriority value.
\r
1489 In case of a conflict between priority grouping and available
\r
1490 priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
\r
1491 \param [in] PriorityGroup Used priority group.
\r
1492 \param [in] PreemptPriority Preemptive priority value (starting from 0).
\r
1493 \param [in] SubPriority Subpriority value (starting from 0).
\r
1494 \return Encoded priority. Value can be used in the function \ref NVIC_SetPriority().
\r
1496 __STATIC_INLINE uint32_t NVIC_EncodePriority (uint32_t PriorityGroup, uint32_t PreemptPriority, uint32_t SubPriority)
\r
1498 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
\r
1499 uint32_t PreemptPriorityBits;
\r
1500 uint32_t SubPriorityBits;
\r
1502 PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
\r
1503 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
\r
1506 ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
\r
1507 ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
\r
1513 \brief Decode Priority
\r
1514 \details Decodes an interrupt priority value with a given priority group to
\r
1515 preemptive priority value and subpriority value.
\r
1516 In case of a conflict between priority grouping and available
\r
1517 priority bits (__NVIC_PRIO_BITS) the smallest possible priority group is set.
\r
1518 \param [in] Priority Priority value, which can be retrieved with the function \ref NVIC_GetPriority().
\r
1519 \param [in] PriorityGroup Used priority group.
\r
1520 \param [out] pPreemptPriority Preemptive priority value (starting from 0).
\r
1521 \param [out] pSubPriority Subpriority value (starting from 0).
\r
1523 __STATIC_INLINE void NVIC_DecodePriority (uint32_t Priority, uint32_t PriorityGroup, uint32_t* const pPreemptPriority, uint32_t* const pSubPriority)
\r
1525 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
\r
1526 uint32_t PreemptPriorityBits;
\r
1527 uint32_t SubPriorityBits;
\r
1529 PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
\r
1530 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
\r
1532 *pPreemptPriority = (Priority >> SubPriorityBits) & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL);
\r
1533 *pSubPriority = (Priority ) & (uint32_t)((1UL << (SubPriorityBits )) - 1UL);
\r
1538 \brief Set Interrupt Vector
\r
1539 \details Sets an interrupt vector in SRAM based interrupt vector table.
\r
1540 The interrupt number can be positive to specify a device specific interrupt,
\r
1541 or negative to specify a processor exception.
\r
1542 VTOR must been relocated to SRAM before.
\r
1543 If VTOR is not present address 0 must be mapped to SRAM.
\r
1544 \param [in] IRQn Interrupt number
\r
1545 \param [in] vector Address of interrupt handler function
\r
1547 __STATIC_INLINE void __NVIC_SetVector(IRQn_Type IRQn, uint32_t vector)
\r
1549 #if defined (__VTOR_PRESENT) && (__VTOR_PRESENT == 1U)
\r
1550 uint32_t *vectors = (uint32_t *)SCB->VTOR;
\r
1552 uint32_t *vectors = (uint32_t *)0x0U;
\r
1554 vectors[(int32_t)IRQn + NVIC_USER_IRQ_OFFSET] = vector;
\r
1559 \brief Get Interrupt Vector
\r
1560 \details Reads an interrupt vector from interrupt vector table.
\r
1561 The interrupt number can be positive to specify a device specific interrupt,
\r
1562 or negative to specify a processor exception.
\r
1563 \param [in] IRQn Interrupt number.
\r
1564 \return Address of interrupt handler function
\r
1566 __STATIC_INLINE uint32_t __NVIC_GetVector(IRQn_Type IRQn)
\r
1568 #if defined (__VTOR_PRESENT) && (__VTOR_PRESENT == 1U)
\r
1569 uint32_t *vectors = (uint32_t *)SCB->VTOR;
\r
1571 uint32_t *vectors = (uint32_t *)0x0U;
\r
1573 return vectors[(int32_t)IRQn + NVIC_USER_IRQ_OFFSET];
\r
1578 \brief System Reset
\r
1579 \details Initiates a system reset request to reset the MCU.
\r
1581 __NO_RETURN __STATIC_INLINE void __NVIC_SystemReset(void)
\r
1583 __DSB(); /* Ensure all outstanding memory accesses included
\r
1584 buffered write are completed before reset */
\r
1585 SCB->AIRCR = ((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
\r
1586 SCB_AIRCR_SYSRESETREQ_Msk);
\r
1587 __DSB(); /* Ensure completion of memory access */
\r
1589 for(;;) /* wait until reset */
\r
1595 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
\r
1597 \brief Enable Interrupt (non-secure)
\r
1598 \details Enables a device specific interrupt in the non-secure NVIC interrupt controller when in secure state.
\r
1599 \param [in] IRQn Device specific interrupt number.
\r
1600 \note IRQn must not be negative.
\r
1602 __STATIC_INLINE void TZ_NVIC_EnableIRQ_NS(IRQn_Type IRQn)
\r
1604 if ((int32_t)(IRQn) >= 0)
\r
1606 NVIC_NS->ISER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
\r
1612 \brief Get Interrupt Enable status (non-secure)
\r
1613 \details Returns a device specific interrupt enable status from the non-secure NVIC interrupt controller when in secure state.
\r
1614 \param [in] IRQn Device specific interrupt number.
\r
1615 \return 0 Interrupt is not enabled.
\r
1616 \return 1 Interrupt is enabled.
\r
1617 \note IRQn must not be negative.
\r
1619 __STATIC_INLINE uint32_t TZ_NVIC_GetEnableIRQ_NS(IRQn_Type IRQn)
\r
1621 if ((int32_t)(IRQn) >= 0)
\r
1623 return((uint32_t)(((NVIC_NS->ISER[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
\r
1633 \brief Disable Interrupt (non-secure)
\r
1634 \details Disables a device specific interrupt in the non-secure NVIC interrupt controller when in secure state.
\r
1635 \param [in] IRQn Device specific interrupt number.
\r
1636 \note IRQn must not be negative.
\r
1638 __STATIC_INLINE void TZ_NVIC_DisableIRQ_NS(IRQn_Type IRQn)
\r
1640 if ((int32_t)(IRQn) >= 0)
\r
1642 NVIC_NS->ICER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
\r
1648 \brief Get Pending Interrupt (non-secure)
\r
1649 \details Reads the NVIC pending register in the non-secure NVIC when in secure state and returns the pending bit for the specified device specific interrupt.
\r
1650 \param [in] IRQn Device specific interrupt number.
\r
1651 \return 0 Interrupt status is not pending.
\r
1652 \return 1 Interrupt status is pending.
\r
1653 \note IRQn must not be negative.
\r
1655 __STATIC_INLINE uint32_t TZ_NVIC_GetPendingIRQ_NS(IRQn_Type IRQn)
\r
1657 if ((int32_t)(IRQn) >= 0)
\r
1659 return((uint32_t)(((NVIC_NS->ISPR[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
\r
1669 \brief Set Pending Interrupt (non-secure)
\r
1670 \details Sets the pending bit of a device specific interrupt in the non-secure NVIC pending register when in secure state.
\r
1671 \param [in] IRQn Device specific interrupt number.
\r
1672 \note IRQn must not be negative.
\r
1674 __STATIC_INLINE void TZ_NVIC_SetPendingIRQ_NS(IRQn_Type IRQn)
\r
1676 if ((int32_t)(IRQn) >= 0)
\r
1678 NVIC_NS->ISPR[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
\r
1684 \brief Clear Pending Interrupt (non-secure)
\r
1685 \details Clears the pending bit of a device specific interrupt in the non-secure NVIC pending register when in secure state.
\r
1686 \param [in] IRQn Device specific interrupt number.
\r
1687 \note IRQn must not be negative.
\r
1689 __STATIC_INLINE void TZ_NVIC_ClearPendingIRQ_NS(IRQn_Type IRQn)
\r
1691 if ((int32_t)(IRQn) >= 0)
\r
1693 NVIC_NS->ICPR[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
\r
1699 \brief Get Active Interrupt (non-secure)
\r
1700 \details Reads the active register in non-secure NVIC when in secure state and returns the active bit for the device specific interrupt.
\r
1701 \param [in] IRQn Device specific interrupt number.
\r
1702 \return 0 Interrupt status is not active.
\r
1703 \return 1 Interrupt status is active.
\r
1704 \note IRQn must not be negative.
\r
1706 __STATIC_INLINE uint32_t TZ_NVIC_GetActive_NS(IRQn_Type IRQn)
\r
1708 if ((int32_t)(IRQn) >= 0)
\r
1710 return((uint32_t)(((NVIC_NS->IABR[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
\r
1720 \brief Set Interrupt Priority (non-secure)
\r
1721 \details Sets the priority of a non-secure device specific interrupt or a non-secure processor exception when in secure state.
\r
1722 The interrupt number can be positive to specify a device specific interrupt,
\r
1723 or negative to specify a processor exception.
\r
1724 \param [in] IRQn Interrupt number.
\r
1725 \param [in] priority Priority to set.
\r
1726 \note The priority cannot be set for every non-secure processor exception.
\r
1728 __STATIC_INLINE void TZ_NVIC_SetPriority_NS(IRQn_Type IRQn, uint32_t priority)
\r
1730 if ((int32_t)(IRQn) >= 0)
\r
1732 NVIC_NS->IPR[_IP_IDX(IRQn)] = ((uint32_t)(NVIC_NS->IPR[_IP_IDX(IRQn)] & ~(0xFFUL << _BIT_SHIFT(IRQn))) |
\r
1733 (((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL) << _BIT_SHIFT(IRQn)));
\r
1737 SCB_NS->SHPR[_SHP_IDX(IRQn)] = ((uint32_t)(SCB_NS->SHPR[_SHP_IDX(IRQn)] & ~(0xFFUL << _BIT_SHIFT(IRQn))) |
\r
1738 (((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL) << _BIT_SHIFT(IRQn)));
\r
1744 \brief Get Interrupt Priority (non-secure)
\r
1745 \details Reads the priority of a non-secure device specific interrupt or a non-secure processor exception when in secure state.
\r
1746 The interrupt number can be positive to specify a device specific interrupt,
\r
1747 or negative to specify a processor exception.
\r
1748 \param [in] IRQn Interrupt number.
\r
1749 \return Interrupt Priority. Value is aligned automatically to the implemented priority bits of the microcontroller.
\r
1751 __STATIC_INLINE uint32_t TZ_NVIC_GetPriority_NS(IRQn_Type IRQn)
\r
1754 if ((int32_t)(IRQn) >= 0)
\r
1756 return((uint32_t)(((NVIC_NS->IPR[ _IP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & (uint32_t)0xFFUL) >> (8U - __NVIC_PRIO_BITS)));
\r
1760 return((uint32_t)(((SCB_NS->SHPR[_SHP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & (uint32_t)0xFFUL) >> (8U - __NVIC_PRIO_BITS)));
\r
1763 #endif /* defined (__ARM_FEATURE_CMSE) &&(__ARM_FEATURE_CMSE == 3U) */
\r
1765 /*@} end of CMSIS_Core_NVICFunctions */
\r
1767 /* ########################## MPU functions #################################### */
\r
1769 #if defined (__MPU_PRESENT) && (__MPU_PRESENT == 1U)
\r
1771 #include "mpu_armv8.h"
\r
1775 /* ########################## FPU functions #################################### */
\r
1777 \ingroup CMSIS_Core_FunctionInterface
\r
1778 \defgroup CMSIS_Core_FpuFunctions FPU Functions
\r
1779 \brief Function that provides FPU type.
\r
1784 \brief get FPU type
\r
1785 \details returns the FPU type
\r
1788 - \b 1: Single precision FPU
\r
1789 - \b 2: Double + Single precision FPU
\r
1791 __STATIC_INLINE uint32_t SCB_GetFPUType(void)
\r
1793 return 0U; /* No FPU */
\r
1797 /*@} end of CMSIS_Core_FpuFunctions */
\r
1801 /* ########################## SAU functions #################################### */
\r
1803 \ingroup CMSIS_Core_FunctionInterface
\r
1804 \defgroup CMSIS_Core_SAUFunctions SAU Functions
\r
1805 \brief Functions that configure the SAU.
\r
1809 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
\r
1813 \details Enables the Security Attribution Unit (SAU).
\r
1815 __STATIC_INLINE void TZ_SAU_Enable(void)
\r
1817 SAU->CTRL |= (SAU_CTRL_ENABLE_Msk);
\r
1823 \brief Disable SAU
\r
1824 \details Disables the Security Attribution Unit (SAU).
\r
1826 __STATIC_INLINE void TZ_SAU_Disable(void)
\r
1828 SAU->CTRL &= ~(SAU_CTRL_ENABLE_Msk);
\r
1831 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
\r
1833 /*@} end of CMSIS_Core_SAUFunctions */
\r
1838 /* ################################## SysTick function ############################################ */
\r
1840 \ingroup CMSIS_Core_FunctionInterface
\r
1841 \defgroup CMSIS_Core_SysTickFunctions SysTick Functions
\r
1842 \brief Functions that configure the System.
\r
1846 #if defined (__Vendor_SysTickConfig) && (__Vendor_SysTickConfig == 0U)
\r
1849 \brief System Tick Configuration
\r
1850 \details Initializes the System Timer and its interrupt, and starts the System Tick Timer.
\r
1851 Counter is in free running mode to generate periodic interrupts.
\r
1852 \param [in] ticks Number of ticks between two interrupts.
\r
1853 \return 0 Function succeeded.
\r
1854 \return 1 Function failed.
\r
1855 \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
\r
1856 function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
\r
1857 must contain a vendor-specific implementation of this function.
\r
1859 __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
\r
1861 if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
\r
1863 return (1UL); /* Reload value impossible */
\r
1866 SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
\r
1867 NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
\r
1868 SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
\r
1869 SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
\r
1870 SysTick_CTRL_TICKINT_Msk |
\r
1871 SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
\r
1872 return (0UL); /* Function successful */
\r
1875 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
\r
1877 \brief System Tick Configuration (non-secure)
\r
1878 \details Initializes the non-secure System Timer and its interrupt when in secure state, and starts the System Tick Timer.
\r
1879 Counter is in free running mode to generate periodic interrupts.
\r
1880 \param [in] ticks Number of ticks between two interrupts.
\r
1881 \return 0 Function succeeded.
\r
1882 \return 1 Function failed.
\r
1883 \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
\r
1884 function <b>TZ_SysTick_Config_NS</b> is not included. In this case, the file <b><i>device</i>.h</b>
\r
1885 must contain a vendor-specific implementation of this function.
\r
1888 __STATIC_INLINE uint32_t TZ_SysTick_Config_NS(uint32_t ticks)
\r
1890 if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
\r
1892 return (1UL); /* Reload value impossible */
\r
1895 SysTick_NS->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
\r
1896 TZ_NVIC_SetPriority_NS (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
\r
1897 SysTick_NS->VAL = 0UL; /* Load the SysTick Counter Value */
\r
1898 SysTick_NS->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
\r
1899 SysTick_CTRL_TICKINT_Msk |
\r
1900 SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
\r
1901 return (0UL); /* Function successful */
\r
1903 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
\r
1907 /*@} end of CMSIS_Core_SysTickFunctions */
\r
1912 #ifdef __cplusplus
\r
1916 #endif /* __CORE_ARMV8MBL_H_DEPENDANT */
\r
1918 #endif /* __CMSIS_GENERIC */
\r