1 <?xml version="1.0" encoding="ISO-8859-1" ?>
\r
2 <?xml-stylesheet type="text/xsl" href="datasheet.xsl"?>
\r
4 <header>DEV_KIT_DEMO_top</header>
\r
6 <fam>SmartFusion2</fam>
\r
7 <die>M2S050T_ES</die>
\r
8 <package>896 FBGA</package>
\r
9 <speed-grade>-1</speed-grade>
\r
10 <voltage>1.2</voltage>
\r
11 <hdl-type>Verilog</hdl-type>
\r
12 <project-description>
\r
13 </project-description>
\r
14 <location>D:/Actelprj/SF2_DEVKIT_DEMO/component/work/DEV_KIT_DEMO_top</location>
\r
15 <state>GENERATED ( Wed Apr 24 17:06:15 2013 )</state>
\r
16 <swide-toolchain>SoftConsole workspace generated to D:\Actelprj\SF2_DEVKIT_DEMO\SoftConsole</swide-toolchain>
\r
21 <name>HDL File(s)</name>
\r
22 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\Actel\DirectCore\CoreAPB3\4.0.100\rtl\vlog\core_obfuscated\coreapb3.v</file>
\r
23 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\Actel\DirectCore\CoreAPB3\4.0.100\rtl\vlog\core_obfuscated\coreapb3_iaddr_reg.v</file>
\r
24 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\Actel\DirectCore\CoreAPB3\4.0.100\rtl\vlog\core_obfuscated\coreapb3_muxptob3.v</file>
\r
25 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\Actel\DirectCore\COREAXI\2.0.103\rtl\vlog\core_obfuscated\axi_interconnect.v</file>
\r
26 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\Actel\DirectCore\COREAXI\2.0.103\rtl\vlog\core_obfuscated\master_stage.v</file>
\r
27 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\Actel\DirectCore\COREAXI\2.0.103\rtl\vlog\core_obfuscated\slave_stage.v</file>
\r
28 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\Actel\DirectCore\CoreSF2Config\2.0.100\rtl\vlog\core_obfuscated\coresf2config.v</file>
\r
29 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\Actel\DirectCore\CoreSF2Reset\1.0.101\rtl\vlog\core_obfuscated\coresf2reset.v</file>
\r
30 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\Actel\SgCore\OSC\1.0.100\osc_comps.v</file>
\r
31 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO\CCC_0\DEV_KIT_DEMO_CCC_0_FCCC.v</file>
\r
32 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO\COREAXI_0\rtl\vlog\core_obfuscated\coreaxi.v</file>
\r
33 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO\DEV_KIT_DEMO.v</file>
\r
34 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO\FABOSC_0\DEV_KIT_DEMO_FABOSC_0_OSC.v</file>
\r
35 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_MSS\DEV_KIT_DEMO_MSS.v</file>
\r
36 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_MSS\DEV_KIT_DEMO_MSS_tmp_syn.v</file>
\r
37 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\COREABC_0\coreparameters_tgi.v</file>
\r
38 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\COREABC_0\rtl\vlog\core_obfuscated\acmtable.v</file>
\r
39 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\COREABC_0\rtl\vlog\core_obfuscated\coreabc.v</file>
\r
40 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\COREABC_0\rtl\vlog\core_obfuscated\debugblk.v</file>
\r
41 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\COREABC_0\rtl\vlog\core_obfuscated\instructions.v</file>
\r
42 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\COREABC_0\rtl\vlog\core_obfuscated\instructnvm_bb.v</file>
\r
43 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\COREABC_0\rtl\vlog\core_obfuscated\instructram.v</file>
\r
44 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\COREABC_0\rtl\vlog\core_obfuscated\iram512x9_rtl.v</file>
\r
45 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\COREABC_0\rtl\vlog\core_obfuscated\ram128x8_smartfusion2.v</file>
\r
46 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\COREABC_0\rtl\vlog\core_obfuscated\ram256x16_rtl.v</file>
\r
47 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\COREABC_0\rtl\vlog\core_obfuscated\ram256x8_rtl.v</file>
\r
48 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\COREABC_0\rtl\vlog\core_obfuscated\ramblocks.v</file>
\r
49 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\COREABC_0\rtl\vlog\core_obfuscated\support.v</file>
\r
50 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\DEV_KIT_DEMO_top.v</file>
\r
51 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\SERDES_IF_0\DEV_KIT_DEMO_top_SERDES_IF_0_SERDES_IF.v</file>
\r
52 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\DEV_KIT_DEMO_top\SERDES_IF_0\DEV_KIT_DEMO_top_SERDES_IF_0_SERDES_IF_syn.v</file>
\r
55 <name>Flash Memory File(s)</name>
\r
56 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\./ENVM/ENVM.efc</file>
\r
57 <file>D:\Actelprj\SF2_DEVKIT_DEMO\component\work\./ENVM/ENVM.efc\D:/Actelprj/SF2_DEVKIT_DEMO/component/work/DEV_KIT_DEMO_MSS/ENVM/ENVM.efc</file>
\r
60 <port-name>USB_ULPI_DATA[3]</port-name>
\r
61 <direction>INOUT</direction>
\r
62 <pin-number>-</pin-number>
\r
63 <io-standard>LVCMOS25</io-standard>
\r
66 <port-name>MDDR_ADDR[11]</port-name>
\r
67 <direction>OUT</direction>
\r
68 <pin-number>-</pin-number>
\r
69 <io-standard>LVCMOS25</io-standard>
\r
72 <port-name>REFCLK0_P</port-name>
\r
73 <direction>IN</direction>
\r
74 <pin-number>-</pin-number>
\r
75 <io-standard>LVCMOS25</io-standard>
\r
78 <port-name>MDDR_ADDR[3]</port-name>
\r
79 <direction>OUT</direction>
\r
80 <pin-number>-</pin-number>
\r
81 <io-standard>LVCMOS25</io-standard>
\r
84 <port-name>MDDR_ADDR[15]</port-name>
\r
85 <direction>OUT</direction>
\r
86 <pin-number>-</pin-number>
\r
87 <io-standard>LVCMOS25</io-standard>
\r
90 <port-name>MDDR_DQ[10]</port-name>
\r
91 <direction>INOUT</direction>
\r
92 <pin-number>-</pin-number>
\r
93 <io-standard>LVCMOS25</io-standard>
\r
96 <port-name>I2C_0_SCL</port-name>
\r
97 <direction>INOUT</direction>
\r
98 <pin-number>-</pin-number>
\r
99 <io-standard>LVCMOS25</io-standard>
\r
102 <port-name>SPI_0_DI</port-name>
\r
103 <direction>IN</direction>
\r
104 <pin-number>-</pin-number>
\r
105 <io-standard>LVCMOS25</io-standard>
\r
108 <port-name>USB_ULPI_DATA[1]</port-name>
\r
109 <direction>INOUT</direction>
\r
110 <pin-number>-</pin-number>
\r
111 <io-standard>LVCMOS25</io-standard>
\r
114 <port-name>TXD0_N</port-name>
\r
115 <direction>OUT</direction>
\r
116 <pin-number>-</pin-number>
\r
117 <io-standard>LVCMOS25</io-standard>
\r
120 <port-name>MDDR_DQ[6]</port-name>
\r
121 <direction>INOUT</direction>
\r
122 <pin-number>-</pin-number>
\r
123 <io-standard>LVCMOS25</io-standard>
\r
126 <port-name>RXD3_N</port-name>
\r
127 <direction>IN</direction>
\r
128 <pin-number>-</pin-number>
\r
129 <io-standard>LVCMOS25</io-standard>
\r
132 <port-name>MDDR_DQ[0]</port-name>
\r
133 <direction>INOUT</direction>
\r
134 <pin-number>-</pin-number>
\r
135 <io-standard>LVCMOS25</io-standard>
\r
138 <port-name>GPIO_13_F2M</port-name>
\r
139 <direction>IN</direction>
\r
140 <pin-number>-</pin-number>
\r
141 <io-standard>LVCMOS25</io-standard>
\r
144 <port-name>MDDR_DQ[8]</port-name>
\r
145 <direction>INOUT</direction>
\r
146 <pin-number>-</pin-number>
\r
147 <io-standard>LVCMOS25</io-standard>
\r
150 <port-name>LED_6</port-name>
\r
151 <direction>OUT</direction>
\r
152 <pin-number>-</pin-number>
\r
153 <io-standard>LVCMOS25</io-standard>
\r
156 <port-name>FF_EXIT</port-name>
\r
157 <direction>IN</direction>
\r
158 <pin-number>-</pin-number>
\r
159 <io-standard>LVCMOS25</io-standard>
\r
162 <port-name>USB_ULPI_DIR</port-name>
\r
163 <direction>IN</direction>
\r
164 <pin-number>-</pin-number>
\r
165 <io-standard>LVCMOS25</io-standard>
\r
168 <port-name>RXD3_P</port-name>
\r
169 <direction>IN</direction>
\r
170 <pin-number>-</pin-number>
\r
171 <io-standard>LVCMOS25</io-standard>
\r
174 <port-name>MDDR_DQ[15]</port-name>
\r
175 <direction>INOUT</direction>
\r
176 <pin-number>-</pin-number>
\r
177 <io-standard>LVCMOS25</io-standard>
\r
180 <port-name>MDDR_ADDR[6]</port-name>
\r
181 <direction>OUT</direction>
\r
182 <pin-number>-</pin-number>
\r
183 <io-standard>LVCMOS25</io-standard>
\r
186 <port-name>GPIO_15_M2F</port-name>
\r
187 <direction>OUT</direction>
\r
188 <pin-number>-</pin-number>
\r
189 <io-standard>LVCMOS25</io-standard>
\r
192 <port-name>MDDR_ADDR[8]</port-name>
\r
193 <direction>OUT</direction>
\r
194 <pin-number>-</pin-number>
\r
195 <io-standard>LVCMOS25</io-standard>
\r
198 <port-name>SPI_0_SS0</port-name>
\r
199 <direction>INOUT</direction>
\r
200 <pin-number>-</pin-number>
\r
201 <io-standard>LVCMOS25</io-standard>
\r
204 <port-name>TXD1_P</port-name>
\r
205 <direction>OUT</direction>
\r
206 <pin-number>-</pin-number>
\r
207 <io-standard>LVCMOS25</io-standard>
\r
210 <port-name>MDDR_WE_N</port-name>
\r
211 <direction>OUT</direction>
\r
212 <pin-number>-</pin-number>
\r
213 <io-standard>LVCMOS25</io-standard>
\r
216 <port-name>MDDR_CS_N</port-name>
\r
217 <direction>OUT</direction>
\r
218 <pin-number>-</pin-number>
\r
219 <io-standard>LVCMOS25</io-standard>
\r
222 <port-name>USB_RESET_N</port-name>
\r
223 <direction>OUT</direction>
\r
224 <pin-number>-</pin-number>
\r
225 <io-standard>LVCMOS25</io-standard>
\r
228 <port-name>TXD0_P</port-name>
\r
229 <direction>OUT</direction>
\r
230 <pin-number>-</pin-number>
\r
231 <io-standard>LVCMOS25</io-standard>
\r
234 <port-name>MDDR_DQ[1]</port-name>
\r
235 <direction>INOUT</direction>
\r
236 <pin-number>-</pin-number>
\r
237 <io-standard>LVCMOS25</io-standard>
\r
240 <port-name>USB_ULPI_DATA[6]</port-name>
\r
241 <direction>INOUT</direction>
\r
242 <pin-number>-</pin-number>
\r
243 <io-standard>LVCMOS25</io-standard>
\r
246 <port-name>MMUART_1_TXD_M2F</port-name>
\r
247 <direction>OUT</direction>
\r
248 <pin-number>-</pin-number>
\r
249 <io-standard>LVCMOS25</io-standard>
\r
252 <port-name>MDDR_DQS_N[1]</port-name>
\r
253 <direction>INOUT</direction>
\r
254 <pin-number>-</pin-number>
\r
255 <io-standard>LVCMOS25</io-standard>
\r
258 <port-name>MDDR_ADDR[9]</port-name>
\r
259 <direction>OUT</direction>
\r
260 <pin-number>-</pin-number>
\r
261 <io-standard>LVCMOS25</io-standard>
\r
264 <port-name>MDDR_ADDR[0]</port-name>
\r
265 <direction>OUT</direction>
\r
266 <pin-number>-</pin-number>
\r
267 <io-standard>LVCMOS25</io-standard>
\r
270 <port-name>MDDR_DQ[13]</port-name>
\r
271 <direction>INOUT</direction>
\r
272 <pin-number>-</pin-number>
\r
273 <io-standard>LVCMOS25</io-standard>
\r
276 <port-name>MDDR_ADDR[5]</port-name>
\r
277 <direction>OUT</direction>
\r
278 <pin-number>-</pin-number>
\r
279 <io-standard>LVCMOS25</io-standard>
\r
282 <port-name>LED_1</port-name>
\r
283 <direction>OUT</direction>
\r
284 <pin-number>-</pin-number>
\r
285 <io-standard>LVCMOS25</io-standard>
\r
288 <port-name>SPI_0_CLK</port-name>
\r
289 <direction>INOUT</direction>
\r
290 <pin-number>-</pin-number>
\r
291 <io-standard>LVCMOS25</io-standard>
\r
294 <port-name>USB_ULPI_XCLK</port-name>
\r
295 <direction>INOUT</direction>
\r
296 <pin-number>-</pin-number>
\r
297 <io-standard>LVCMOS25</io-standard>
\r
300 <port-name>MDDR_RESET_N</port-name>
\r
301 <direction>OUT</direction>
\r
302 <pin-number>-</pin-number>
\r
303 <io-standard>LVCMOS25</io-standard>
\r
306 <port-name>GPIO_4_F2M</port-name>
\r
307 <direction>IN</direction>
\r
308 <pin-number>-</pin-number>
\r
309 <io-standard>LVCMOS25</io-standard>
\r
312 <port-name>MDDR_ADDR[7]</port-name>
\r
313 <direction>OUT</direction>
\r
314 <pin-number>-</pin-number>
\r
315 <io-standard>LVCMOS25</io-standard>
\r
318 <port-name>MDDR_DQ[3]</port-name>
\r
319 <direction>INOUT</direction>
\r
320 <pin-number>-</pin-number>
\r
321 <io-standard>LVCMOS25</io-standard>
\r
324 <port-name>RXD1_N</port-name>
\r
325 <direction>IN</direction>
\r
326 <pin-number>-</pin-number>
\r
327 <io-standard>LVCMOS25</io-standard>
\r
330 <port-name>MDDR_ADDR[1]</port-name>
\r
331 <direction>OUT</direction>
\r
332 <pin-number>-</pin-number>
\r
333 <io-standard>LVCMOS25</io-standard>
\r
336 <port-name>MDDR_DQ[14]</port-name>
\r
337 <direction>INOUT</direction>
\r
338 <pin-number>-</pin-number>
\r
339 <io-standard>LVCMOS25</io-standard>
\r
342 <port-name>USB_ULPI_STP</port-name>
\r
343 <direction>OUT</direction>
\r
344 <pin-number>-</pin-number>
\r
345 <io-standard>LVCMOS25</io-standard>
\r
348 <port-name>MDDR_DQS[1]</port-name>
\r
349 <direction>INOUT</direction>
\r
350 <pin-number>-</pin-number>
\r
351 <io-standard>LVCMOS25</io-standard>
\r
354 <port-name>MDDR_ODT</port-name>
\r
355 <direction>OUT</direction>
\r
356 <pin-number>-</pin-number>
\r
357 <io-standard>LVCMOS25</io-standard>
\r
360 <port-name>RXD0_N</port-name>
\r
361 <direction>IN</direction>
\r
362 <pin-number>-</pin-number>
\r
363 <io-standard>LVCMOS25</io-standard>
\r
366 <port-name>TXD2_N</port-name>
\r
367 <direction>OUT</direction>
\r
368 <pin-number>-</pin-number>
\r
369 <io-standard>LVCMOS25</io-standard>
\r
372 <port-name>MDDR_DQ[2]</port-name>
\r
373 <direction>INOUT</direction>
\r
374 <pin-number>-</pin-number>
\r
375 <io-standard>LVCMOS25</io-standard>
\r
378 <port-name>GPIO_1_F2M</port-name>
\r
379 <direction>IN</direction>
\r
380 <pin-number>-</pin-number>
\r
381 <io-standard>LVCMOS25</io-standard>
\r
384 <port-name>CLK0_PAD</port-name>
\r
385 <direction>IN</direction>
\r
386 <pin-number>-</pin-number>
\r
387 <io-standard>LVCMOS25</io-standard>
\r
390 <port-name>MDDR_ADDR[12]</port-name>
\r
391 <direction>OUT</direction>
\r
392 <pin-number>-</pin-number>
\r
393 <io-standard>LVCMOS25</io-standard>
\r
396 <port-name>SPI_0_DO</port-name>
\r
397 <direction>OUT</direction>
\r
398 <pin-number>-</pin-number>
\r
399 <io-standard>LVCMOS25</io-standard>
\r
402 <port-name>MDDR_ADDR[14]</port-name>
\r
403 <direction>OUT</direction>
\r
404 <pin-number>-</pin-number>
\r
405 <io-standard>LVCMOS25</io-standard>
\r
408 <port-name>GPIO_2_F2M</port-name>
\r
409 <direction>IN</direction>
\r
410 <pin-number>-</pin-number>
\r
411 <io-standard>LVCMOS25</io-standard>
\r
414 <port-name>MDDR_DQ[5]</port-name>
\r
415 <direction>INOUT</direction>
\r
416 <pin-number>-</pin-number>
\r
417 <io-standard>LVCMOS25</io-standard>
\r
420 <port-name>MDDR_DM_RDQS[1]</port-name>
\r
421 <direction>INOUT</direction>
\r
422 <pin-number>-</pin-number>
\r
423 <io-standard>LVCMOS25</io-standard>
\r
426 <port-name>MDDR_BA[1]</port-name>
\r
427 <direction>OUT</direction>
\r
428 <pin-number>-</pin-number>
\r
429 <io-standard>LVCMOS25</io-standard>
\r
432 <port-name>MDDR_DQS_TMATCH_0_IN</port-name>
\r
433 <direction>IN</direction>
\r
434 <pin-number>-</pin-number>
\r
435 <io-standard>LVCMOS25</io-standard>
\r
438 <port-name>MDDR_CLK_N</port-name>
\r
439 <direction>OUT</direction>
\r
440 <pin-number>-</pin-number>
\r
441 <io-standard>LVCMOS25</io-standard>
\r
444 <port-name>USB_ULPI_DATA[4]</port-name>
\r
445 <direction>INOUT</direction>
\r
446 <pin-number>-</pin-number>
\r
447 <io-standard>LVCMOS25</io-standard>
\r
450 <port-name>MDDR_CAS_N</port-name>
\r
451 <direction>OUT</direction>
\r
452 <pin-number>-</pin-number>
\r
453 <io-standard>LVCMOS25</io-standard>
\r
456 <port-name>GPIO_8_F2M</port-name>
\r
457 <direction>IN</direction>
\r
458 <pin-number>-</pin-number>
\r
459 <io-standard>LVCMOS25</io-standard>
\r
462 <port-name>MDDR_DQS_N[0]</port-name>
\r
463 <direction>INOUT</direction>
\r
464 <pin-number>-</pin-number>
\r
465 <io-standard>LVCMOS25</io-standard>
\r
468 <port-name>I2C_1_SDA</port-name>
\r
469 <direction>INOUT</direction>
\r
470 <pin-number>-</pin-number>
\r
471 <io-standard>LVCMOS25</io-standard>
\r
474 <port-name>MDDR_DQ[11]</port-name>
\r
475 <direction>INOUT</direction>
\r
476 <pin-number>-</pin-number>
\r
477 <io-standard>LVCMOS25</io-standard>
\r
480 <port-name>DEVRST_N</port-name>
\r
481 <direction>IN</direction>
\r
482 <pin-number>-</pin-number>
\r
483 <io-standard>LVCMOS25</io-standard>
\r
486 <port-name>TXD1_N</port-name>
\r
487 <direction>OUT</direction>
\r
488 <pin-number>-</pin-number>
\r
489 <io-standard>LVCMOS25</io-standard>
\r
492 <port-name>MDDR_BA[2]</port-name>
\r
493 <direction>OUT</direction>
\r
494 <pin-number>-</pin-number>
\r
495 <io-standard>LVCMOS25</io-standard>
\r
498 <port-name>GPIO_11_F2M</port-name>
\r
499 <direction>IN</direction>
\r
500 <pin-number>-</pin-number>
\r
501 <io-standard>LVCMOS25</io-standard>
\r
504 <port-name>RXD1_P</port-name>
\r
505 <direction>IN</direction>
\r
506 <pin-number>-</pin-number>
\r
507 <io-standard>LVCMOS25</io-standard>
\r
510 <port-name>MDDR_DM_RDQS[0]</port-name>
\r
511 <direction>INOUT</direction>
\r
512 <pin-number>-</pin-number>
\r
513 <io-standard>LVCMOS25</io-standard>
\r
516 <port-name>MDDR_DQS_TMATCH_0_OUT</port-name>
\r
517 <direction>OUT</direction>
\r
518 <pin-number>-</pin-number>
\r
519 <io-standard>LVCMOS25</io-standard>
\r
522 <port-name>MDDR_CKE</port-name>
\r
523 <direction>OUT</direction>
\r
524 <pin-number>-</pin-number>
\r
525 <io-standard>LVCMOS25</io-standard>
\r
528 <port-name>MMUART_1_RXD_F2M</port-name>
\r
529 <direction>IN</direction>
\r
530 <pin-number>-</pin-number>
\r
531 <io-standard>LVCMOS25</io-standard>
\r
534 <port-name>MDDR_DQS[0]</port-name>
\r
535 <direction>INOUT</direction>
\r
536 <pin-number>-</pin-number>
\r
537 <io-standard>LVCMOS25</io-standard>
\r
540 <port-name>MDDR_BA[0]</port-name>
\r
541 <direction>OUT</direction>
\r
542 <pin-number>-</pin-number>
\r
543 <io-standard>LVCMOS25</io-standard>
\r
546 <port-name>USB_ULPI_DATA[5]</port-name>
\r
547 <direction>INOUT</direction>
\r
548 <pin-number>-</pin-number>
\r
549 <io-standard>LVCMOS25</io-standard>
\r
552 <port-name>I2C_0_SDA</port-name>
\r
553 <direction>INOUT</direction>
\r
554 <pin-number>-</pin-number>
\r
555 <io-standard>LVCMOS25</io-standard>
\r
558 <port-name>MDDR_ADDR[13]</port-name>
\r
559 <direction>OUT</direction>
\r
560 <pin-number>-</pin-number>
\r
561 <io-standard>LVCMOS25</io-standard>
\r
564 <port-name>MDDR_CLK</port-name>
\r
565 <direction>OUT</direction>
\r
566 <pin-number>-</pin-number>
\r
567 <io-standard>LVCMOS25</io-standard>
\r
570 <port-name>RXD2_N</port-name>
\r
571 <direction>IN</direction>
\r
572 <pin-number>-</pin-number>
\r
573 <io-standard>LVCMOS25</io-standard>
\r
576 <port-name>MDDR_ADDR[4]</port-name>
\r
577 <direction>OUT</direction>
\r
578 <pin-number>-</pin-number>
\r
579 <io-standard>LVCMOS25</io-standard>
\r
582 <port-name>MDDR_DQ[12]</port-name>
\r
583 <direction>INOUT</direction>
\r
584 <pin-number>-</pin-number>
\r
585 <io-standard>LVCMOS25</io-standard>
\r
588 <port-name>MDDR_DQ[4]</port-name>
\r
589 <direction>INOUT</direction>
\r
590 <pin-number>-</pin-number>
\r
591 <io-standard>LVCMOS25</io-standard>
\r
594 <port-name>I2C_1_SCL</port-name>
\r
595 <direction>INOUT</direction>
\r
596 <pin-number>-</pin-number>
\r
597 <io-standard>LVCMOS25</io-standard>
\r
600 <port-name>MDDR_RAS_N</port-name>
\r
601 <direction>OUT</direction>
\r
602 <pin-number>-</pin-number>
\r
603 <io-standard>LVCMOS25</io-standard>
\r
606 <port-name>TXD3_N</port-name>
\r
607 <direction>OUT</direction>
\r
608 <pin-number>-</pin-number>
\r
609 <io-standard>LVCMOS25</io-standard>
\r
612 <port-name>REFCLK0_N</port-name>
\r
613 <direction>IN</direction>
\r
614 <pin-number>-</pin-number>
\r
615 <io-standard>LVCMOS25</io-standard>
\r
618 <port-name>GPIO_12_F2M</port-name>
\r
619 <direction>IN</direction>
\r
620 <pin-number>-</pin-number>
\r
621 <io-standard>LVCMOS25</io-standard>
\r
624 <port-name>MDDR_ADDR[10]</port-name>
\r
625 <direction>OUT</direction>
\r
626 <pin-number>-</pin-number>
\r
627 <io-standard>LVCMOS25</io-standard>
\r
630 <port-name>MDDR_ADDR[2]</port-name>
\r
631 <direction>OUT</direction>
\r
632 <pin-number>-</pin-number>
\r
633 <io-standard>LVCMOS25</io-standard>
\r
636 <port-name>RXD2_P</port-name>
\r
637 <direction>IN</direction>
\r
638 <pin-number>-</pin-number>
\r
639 <io-standard>LVCMOS25</io-standard>
\r
642 <port-name>USB_ULPI_DATA[0]</port-name>
\r
643 <direction>INOUT</direction>
\r
644 <pin-number>-</pin-number>
\r
645 <io-standard>LVCMOS25</io-standard>
\r
648 <port-name>TXD2_P</port-name>
\r
649 <direction>OUT</direction>
\r
650 <pin-number>-</pin-number>
\r
651 <io-standard>LVCMOS25</io-standard>
\r
654 <port-name>USB_ULPI_DATA[2]</port-name>
\r
655 <direction>INOUT</direction>
\r
656 <pin-number>-</pin-number>
\r
657 <io-standard>LVCMOS25</io-standard>
\r
660 <port-name>USB_ULPI_NXT</port-name>
\r
661 <direction>IN</direction>
\r
662 <pin-number>-</pin-number>
\r
663 <io-standard>LVCMOS25</io-standard>
\r
666 <port-name>GPIO_14_M2F</port-name>
\r
667 <direction>OUT</direction>
\r
668 <pin-number>-</pin-number>
\r
669 <io-standard>LVCMOS25</io-standard>
\r
672 <port-name>MDDR_DQ[7]</port-name>
\r
673 <direction>INOUT</direction>
\r
674 <pin-number>-</pin-number>
\r
675 <io-standard>LVCMOS25</io-standard>
\r
678 <port-name>MDDR_DQ[9]</port-name>
\r
679 <direction>INOUT</direction>
\r
680 <pin-number>-</pin-number>
\r
681 <io-standard>LVCMOS25</io-standard>
\r
684 <port-name>TXD3_P</port-name>
\r
685 <direction>OUT</direction>
\r
686 <pin-number>-</pin-number>
\r
687 <io-standard>LVCMOS25</io-standard>
\r
690 <port-name>RXD0_P</port-name>
\r
691 <direction>IN</direction>
\r
692 <pin-number>-</pin-number>
\r
693 <io-standard>LVCMOS25</io-standard>
\r
696 <port-name>USB_ULPI_DATA[7]</port-name>
\r
697 <direction>INOUT</direction>
\r
698 <pin-number>-</pin-number>
\r
699 <io-standard>LVCMOS25</io-standard>
\r
701 <core type="SpiritModule">
\r
702 <core-exttype>IP</core-exttype>
\r
703 <core-type>SpiritModule</core-type>
\r
704 <core-vendor>Actel</core-vendor>
\r
705 <core-lib>DirectCore</core-lib>
\r
706 <core-intname>COREABC</core-intname>
\r
707 <core-ver>3.4.101</core-ver>
\r
708 <core-desc>CoreABC (APB Bus Controller) is a simple, configurable, low gate count, programmable state machine/controller primarily targeted towards the implementation of AMBA (Advanced Microcontroller Bus Architecture) APB (Advanced Peripheral Bus) based designs. It is particularly suitable where:
\r
710 - a programmable controller is required but a "full blown" CPU such as a Core8051s or Cortex-M1 is not needed or cannot be justified due to cost or resource/size constraints;
\r
711 - a "full blown" CPU based system requires a CoreABC based programmable "offload engine/coprocessor" subsystem for performance reasons;
\r
712 - an Actel Fusion system using, for example, CoreAI, CorePWM etc. requires programmable control either as a standalone design or as a Fusion analog "offload engine/coprocessor" for a larger CPU based system.
\r
714 CoreABC is available through the Libero IDE IP Catalog through which it can be downloaded from a remote web based repository and installed into the user's local vault ready for use. It operates natively within the SmartDesign design entry environment allowing it to be easily instantiated, configured, connected to other IP core instances and generated ready for simulation, synthesis etc.
\r
715 CoreABC is an AMBA3 APB master which can connect to and manage any APB slave peripherals via an AMBA3 APB bus fabric component such as CoreAPB3.
\r
717 CoreABC supports a comprehensive assembler based configurable instruction set architecture and extensive and flexible configuration of size and feature options allowing it to be tuned to meet the resource constraints and processing power requirements of a wide variety of applications.
\r
718 CoreABC supports three program storage modes:
\r
720 - "Hard" mode: program image stored in an internal ROM implemented in FPGA fabric tiles;
\r
721 - "Soft" mode: program image stored in Actel FPGA RAM blocks which are initialized at runtime from the binary image stored in Fusion NVM or an external flash memory;
\r
722 - "NVM" mode (Fusion only): program image stored in and executed directly from Fusion NVM.
\r
725 <param-name>NVM with calibration data:</param-name>
\r
726 <param-value>true</param-value>
\r
727 <param-hdlname>ACT_CALIBRATIONDATA</param-hdlname>
\r
728 <param-hdlvalue>1</param-hdlvalue>
\r
729 <param-tag>spirit:hwParameter</param-tag>
\r
732 <param-name>APB Slot Size:</param-name>
\r
733 <param-value>64k locations</param-value>
\r
734 <param-hdlname>APB_AWIDTH</param-hdlname>
\r
735 <param-hdlvalue>16</param-hdlvalue>
\r
736 <param-tag>spirit:hwParameter</param-tag>
\r
739 <param-name>APB Data Bus Width:</param-name>
\r
740 <param-value>32</param-value>
\r
741 <param-hdlname>APB_DWIDTH</param-hdlname>
\r
742 <param-hdlvalue>32</param-hdlvalue>
\r
743 <param-tag>spirit:hwParameter</param-tag>
\r
746 <param-name>Number of APB Slots:</param-name>
\r
747 <param-value>16</param-value>
\r
748 <param-hdlname>APB_SDEPTH</param-hdlname>
\r
749 <param-hdlvalue>16</param-hdlvalue>
\r
750 <param-tag>spirit:hwParameter</param-tag>
\r
753 <param-name>Verbose Simulation Log:</param-name>
\r
754 <param-value>true</param-value>
\r
755 <param-hdlname>DEBUG</param-hdlname>
\r
756 <param-hdlvalue>1</param-hdlvalue>
\r
757 <param-tag>spirit:hwParameter</param-tag>
\r
760 <param-name>APBWRT ACM</param-name>
\r
761 <param-value>false</param-value>
\r
762 <param-hdlname>EN_ACM</param-hdlname>
\r
763 <param-hdlvalue>0</param-hdlvalue>
\r
764 <param-tag>spirit:hwParameter</param-tag>
\r
767 <param-name>ADD, SUB, DEC, CMPLEQ</param-name>
\r
768 <param-value>true</param-value>
\r
769 <param-hdlname>EN_ADD</param-hdlname>
\r
770 <param-hdlvalue>1</param-hdlvalue>
\r
771 <param-tag>spirit:hwParameter</param-tag>
\r
774 <param-name>ALU Operations from Memory:</param-name>
\r
775 <param-value>false</param-value>
\r
776 <param-hdlname>EN_ALURAM</param-hdlname>
\r
777 <param-hdlvalue>0</param-hdlvalue>
\r
778 <param-tag>spirit:hwParameter</param-tag>
\r
781 <param-name>AND, BITCLR, BITTST</param-name>
\r
782 <param-value>true</param-value>
\r
783 <param-hdlname>EN_AND</param-hdlname>
\r
784 <param-hdlvalue>1</param-hdlvalue>
\r
785 <param-tag>spirit:hwParameter</param-tag>
\r
788 <param-name>CALL, RETURN, RETISR</param-name>
\r
789 <param-value>true</param-value>
\r
790 <param-hdlname>EN_CALL</param-hdlname>
\r
791 <param-hdlvalue>1</param-hdlvalue>
\r
792 <param-tag>spirit:hwParameter</param-tag>
\r
795 <param-name>Supported Data Sources:</param-name>
\r
796 <param-value>Accumulator and Immediate</param-value>
\r
797 <param-hdlname>EN_DATAM</param-hdlname>
\r
798 <param-hdlvalue>2</param-hdlvalue>
\r
799 <param-tag>spirit:hwParameter</param-tag>
\r
802 <param-name>INC</param-name>
\r
803 <param-value>true</param-value>
\r
804 <param-hdlname>EN_INC</param-hdlname>
\r
805 <param-hdlvalue>1</param-hdlvalue>
\r
806 <param-tag>spirit:hwParameter</param-tag>
\r
809 <param-name>APB Indirect Addressing:</param-name>
\r
810 <param-value>false</param-value>
\r
811 <param-hdlname>EN_INDIRECT</param-hdlname>
\r
812 <param-hdlvalue>0</param-hdlvalue>
\r
813 <param-tag>spirit:hwParameter</param-tag>
\r
816 <param-name>Interrupt Support:</param-name>
\r
817 <param-value>Disabled</param-value>
\r
818 <param-hdlname>EN_INT</param-hdlname>
\r
819 <param-hdlvalue>0</param-hdlvalue>
\r
820 <param-tag>spirit:hwParameter</param-tag>
\r
823 <param-name>IOREAD</param-name>
\r
824 <param-value>true</param-value>
\r
825 <param-hdlname>EN_IOREAD</param-hdlname>
\r
826 <param-hdlvalue>1</param-hdlvalue>
\r
827 <param-tag>spirit:hwParameter</param-tag>
\r
830 <param-name>IOWRT</param-name>
\r
831 <param-value>true</param-value>
\r
832 <param-hdlname>EN_IOWRT</param-hdlname>
\r
833 <param-hdlvalue>1</param-hdlvalue>
\r
834 <param-tag>spirit:hwParameter</param-tag>
\r
837 <param-name>MULT</param-name>
\r
838 <param-value>Not Implemented</param-value>
\r
839 <param-hdlname>EN_MULT</param-hdlname>
\r
840 <param-hdlvalue>0</param-hdlvalue>
\r
841 <param-tag>spirit:hwParameter</param-tag>
\r
844 <param-name>OR, BITSET</param-name>
\r
845 <param-value>true</param-value>
\r
846 <param-hdlname>EN_OR</param-hdlname>
\r
847 <param-hdlvalue>1</param-hdlvalue>
\r
848 <param-tag>spirit:hwParameter</param-tag>
\r
851 <param-name>PUSH, POP</param-name>
\r
852 <param-value>true</param-value>
\r
853 <param-hdlname>EN_PUSH</param-hdlname>
\r
854 <param-hdlvalue>1</param-hdlvalue>
\r
855 <param-tag>spirit:hwParameter</param-tag>
\r
858 <param-name>Internal Data/Stack Memory:</param-name>
\r
859 <param-value>true</param-value>
\r
860 <param-hdlname>EN_RAM</param-hdlname>
\r
861 <param-hdlvalue>1</param-hdlvalue>
\r
862 <param-tag>spirit:hwParameter</param-tag>
\r
865 <param-name>SHL, ROL</param-name>
\r
866 <param-value>true</param-value>
\r
867 <param-hdlname>EN_SHL</param-hdlname>
\r
868 <param-hdlvalue>1</param-hdlvalue>
\r
869 <param-tag>spirit:hwParameter</param-tag>
\r
872 <param-name>SHR, ROR</param-name>
\r
873 <param-value>true</param-value>
\r
874 <param-hdlname>EN_SHR</param-hdlname>
\r
875 <param-hdlvalue>1</param-hdlvalue>
\r
876 <param-tag>spirit:hwParameter</param-tag>
\r
879 <param-name>XOR, CMP</param-name>
\r
880 <param-value>true</param-value>
\r
881 <param-hdlname>EN_XOR</param-hdlname>
\r
882 <param-hdlvalue>1</param-hdlvalue>
\r
883 <param-tag>spirit:hwParameter</param-tag>
\r
886 <param-name>FPGA Family:</param-name>
\r
887 <param-value>SmartFusion2</param-value>
\r
888 <param-hdlname>FAMILY</param-hdlname>
\r
889 <param-hdlvalue>19</param-hdlvalue>
\r
890 <param-tag>spirit:hwParameter</param-tag>
\r
893 <param-name>Maximum Number of Instructions:</param-name>
\r
894 <param-value>64</param-value>
\r
895 <param-hdlname>ICWIDTH</param-hdlname>
\r
896 <param-hdlvalue>6</param-hdlvalue>
\r
897 <param-tag>spirit:hwParameter</param-tag>
\r
900 <param-name>Number of I/O Flags:</param-name>
\r
901 <param-value>0</param-value>
\r
902 <param-hdlname>IFWIDTH</param-hdlname>
\r
903 <param-hdlvalue>0</param-hdlvalue>
\r
904 <param-tag>spirit:hwParameter</param-tag>
\r
907 <param-name>Number of I/O Inputs:</param-name>
\r
908 <param-value>1</param-value>
\r
909 <param-hdlname>IIWIDTH</param-hdlname>
\r
910 <param-hdlvalue>1</param-hdlvalue>
\r
911 <param-tag>spirit:hwParameter</param-tag>
\r
914 <param-name>Instruction Memory Access</param-name>
\r
915 <param-value>None</param-value>
\r
916 <param-hdlname>IMEM_APB_ACCESS</param-hdlname>
\r
917 <param-hdlvalue>0</param-hdlvalue>
\r
918 <param-tag>spirit:hwParameter</param-tag>
\r
921 <param-name>Initialization Width:</param-name>
\r
922 <param-value>11</param-value>
\r
923 <param-hdlname>INITWIDTH</param-hdlname>
\r
924 <param-hdlvalue>11</param-hdlvalue>
\r
925 <param-tag>spirit:hwParameter</param-tag>
\r
928 <param-name>Instruction Store:</param-name>
\r
929 <param-value>Hard (FPGA Tiles)</param-value>
\r
930 <param-hdlname>INSMODE</param-hdlname>
\r
931 <param-hdlvalue>0</param-hdlvalue>
\r
932 <param-tag>spirit:hwParameter</param-tag>
\r
935 <param-name>Number of I/O Outputs:</param-name>
\r
936 <param-value>1</param-value>
\r
937 <param-hdlname>IOWIDTH</param-hdlname>
\r
938 <param-hdlvalue>1</param-hdlvalue>
\r
939 <param-tag>spirit:hwParameter</param-tag>
\r
942 <param-name>ISR Address:</param-name>
\r
943 <param-value>1</param-value>
\r
944 <param-hdlname>ISRADDR</param-hdlname>
\r
945 <param-hdlvalue>1</param-hdlvalue>
\r
946 <param-tag>spirit:hwParameter</param-tag>
\r
951 <param-value>32</param-value>
\r
952 <param-hdlname>MAX_NVMDWIDTH</param-hdlname>
\r
953 <param-hdlvalue>32</param-hdlvalue>
\r
954 <param-tag>spirit:hwParameter</param-tag>
\r
957 <param-name>Stack Size:</param-name>
\r
958 <param-value>16</param-value>
\r
959 <param-hdlname>STWIDTH</param-hdlname>
\r
960 <param-hdlvalue>4</param-hdlvalue>
\r
961 <param-tag>spirit:hwParameter</param-tag>
\r
964 <param-name>Test Mode:</param-name>
\r
965 <param-value>User configured code</param-value>
\r
966 <param-hdlname>TESTMODE</param-hdlname>
\r
967 <param-hdlvalue>0</param-hdlvalue>
\r
968 <param-tag>spirit:hwParameter</param-tag>
\r
973 <param-value>26</param-value>
\r
974 <param-hdlname>UNIQ_STRING_LENGTH</param-hdlname>
\r
975 <param-hdlvalue>26</param-hdlvalue>
\r
976 <param-tag>spirit:hwParameter</param-tag>
\r
979 <param-name>Z Register Size (Bits):</param-name>
\r
980 <param-value>Disabled</param-value>
\r
981 <param-hdlname>ZRWIDTH</param-hdlname>
\r
982 <param-hdlvalue>0</param-hdlvalue>
\r
983 <param-tag>spirit:hwParameter</param-tag>
\r
985 <core-name>COREABC_0</core-name>
\r
987 <core type="SpiritModule">
\r
988 <core-exttype>IP</core-exttype>
\r
989 <core-type>SpiritModule</core-type>
\r
990 <core-vendor>Actel</core-vendor>
\r
991 <core-lib>DirectCore</core-lib>
\r
992 <core-intname>CoreAPB3</core-intname>
\r
993 <core-ver>4.0.100</core-ver>
\r
995 The CoreAPB3 component implements an APB3 (AMBA3 APB) fabric, which is backwards compatible with APB2 slave peripherals.
\r
997 There is one APB3 Master interface.
\r
1001 <param-name>APB Master Data Bus Width</param-name>
\r
1002 <param-value>32-bit</param-value>
\r
1003 <param-hdlname>APB_DWIDTH</param-hdlname>
\r
1004 <param-hdlvalue>32</param-hdlvalue>
\r
1005 <param-tag>spirit:hwParameter</param-tag>
\r
1008 <param-name>Slot 0:</param-name>
\r
1009 <param-value>true</param-value>
\r
1010 <param-hdlname>APBSLOT0ENABLE</param-hdlname>
\r
1011 <param-hdlvalue>1</param-hdlvalue>
\r
1012 <param-tag>spirit:hwParameter</param-tag>
\r
1015 <param-name>Slot 1:</param-name>
\r
1016 <param-value>false</param-value>
\r
1017 <param-hdlname>APBSLOT1ENABLE</param-hdlname>
\r
1018 <param-hdlvalue>0</param-hdlvalue>
\r
1019 <param-tag>spirit:hwParameter</param-tag>
\r
1022 <param-name>Slot 2:</param-name>
\r
1023 <param-value>false</param-value>
\r
1024 <param-hdlname>APBSLOT2ENABLE</param-hdlname>
\r
1025 <param-hdlvalue>0</param-hdlvalue>
\r
1026 <param-tag>spirit:hwParameter</param-tag>
\r
1029 <param-name>Slot 3:</param-name>
\r
1030 <param-value>false</param-value>
\r
1031 <param-hdlname>APBSLOT3ENABLE</param-hdlname>
\r
1032 <param-hdlvalue>0</param-hdlvalue>
\r
1033 <param-tag>spirit:hwParameter</param-tag>
\r
1036 <param-name>Slot 4:</param-name>
\r
1037 <param-value>false</param-value>
\r
1038 <param-hdlname>APBSLOT4ENABLE</param-hdlname>
\r
1039 <param-hdlvalue>0</param-hdlvalue>
\r
1040 <param-tag>spirit:hwParameter</param-tag>
\r
1043 <param-name>Slot 5:</param-name>
\r
1044 <param-value>false</param-value>
\r
1045 <param-hdlname>APBSLOT5ENABLE</param-hdlname>
\r
1046 <param-hdlvalue>0</param-hdlvalue>
\r
1047 <param-tag>spirit:hwParameter</param-tag>
\r
1050 <param-name>Slot 6:</param-name>
\r
1051 <param-value>false</param-value>
\r
1052 <param-hdlname>APBSLOT6ENABLE</param-hdlname>
\r
1053 <param-hdlvalue>0</param-hdlvalue>
\r
1054 <param-tag>spirit:hwParameter</param-tag>
\r
1057 <param-name>Slot 7:</param-name>
\r
1058 <param-value>false</param-value>
\r
1059 <param-hdlname>APBSLOT7ENABLE</param-hdlname>
\r
1060 <param-hdlvalue>0</param-hdlvalue>
\r
1061 <param-tag>spirit:hwParameter</param-tag>
\r
1064 <param-name>Slot 8:</param-name>
\r
1065 <param-value>false</param-value>
\r
1066 <param-hdlname>APBSLOT8ENABLE</param-hdlname>
\r
1067 <param-hdlvalue>0</param-hdlvalue>
\r
1068 <param-tag>spirit:hwParameter</param-tag>
\r
1071 <param-name>Slot 9:</param-name>
\r
1072 <param-value>false</param-value>
\r
1073 <param-hdlname>APBSLOT9ENABLE</param-hdlname>
\r
1074 <param-hdlvalue>0</param-hdlvalue>
\r
1075 <param-tag>spirit:hwParameter</param-tag>
\r
1078 <param-name>Slot 10:</param-name>
\r
1079 <param-value>false</param-value>
\r
1080 <param-hdlname>APBSLOT10ENABLE</param-hdlname>
\r
1081 <param-hdlvalue>0</param-hdlvalue>
\r
1082 <param-tag>spirit:hwParameter</param-tag>
\r
1085 <param-name>Slot 11:</param-name>
\r
1086 <param-value>false</param-value>
\r
1087 <param-hdlname>APBSLOT11ENABLE</param-hdlname>
\r
1088 <param-hdlvalue>0</param-hdlvalue>
\r
1089 <param-tag>spirit:hwParameter</param-tag>
\r
1092 <param-name>Slot 12:</param-name>
\r
1093 <param-value>false</param-value>
\r
1094 <param-hdlname>APBSLOT12ENABLE</param-hdlname>
\r
1095 <param-hdlvalue>0</param-hdlvalue>
\r
1096 <param-tag>spirit:hwParameter</param-tag>
\r
1099 <param-name>Slot 13:</param-name>
\r
1100 <param-value>false</param-value>
\r
1101 <param-hdlname>APBSLOT13ENABLE</param-hdlname>
\r
1102 <param-hdlvalue>0</param-hdlvalue>
\r
1103 <param-tag>spirit:hwParameter</param-tag>
\r
1106 <param-name>Slot 14:</param-name>
\r
1107 <param-value>false</param-value>
\r
1108 <param-hdlname>APBSLOT14ENABLE</param-hdlname>
\r
1109 <param-hdlvalue>0</param-hdlvalue>
\r
1110 <param-tag>spirit:hwParameter</param-tag>
\r
1113 <param-name>Slot 15:</param-name>
\r
1114 <param-value>false</param-value>
\r
1115 <param-hdlname>APBSLOT15ENABLE</param-hdlname>
\r
1116 <param-hdlvalue>0</param-hdlvalue>
\r
1117 <param-tag>spirit:hwParameter</param-tag>
\r
1120 <param-name>Indirect Addressing:</param-name>
\r
1121 <param-value>Indirect address sourced from register(s) in slot 4 space</param-value>
\r
1122 <param-hdlname>IADDR_OPTION</param-hdlname>
\r
1123 <param-hdlvalue>6</param-hdlvalue>
\r
1124 <param-tag>spirit:hwParameter</param-tag>
\r
1127 <param-name>Number of address bits driven by master:</param-name>
\r
1128 <param-value>20</param-value>
\r
1129 <param-hdlname>MADDR_BITS</param-hdlname>
\r
1130 <param-hdlvalue>20</param-hdlvalue>
\r
1131 <param-tag>spirit:hwParameter</param-tag>
\r
1134 <param-name>Slot 0:</param-name>
\r
1135 <param-value>false</param-value>
\r
1136 <param-hdlname>SC_0</param-hdlname>
\r
1137 <param-hdlvalue>0</param-hdlvalue>
\r
1138 <param-tag>spirit:hwParameter</param-tag>
\r
1141 <param-name>Slot 1:</param-name>
\r
1142 <param-value>false</param-value>
\r
1143 <param-hdlname>SC_1</param-hdlname>
\r
1144 <param-hdlvalue>0</param-hdlvalue>
\r
1145 <param-tag>spirit:hwParameter</param-tag>
\r
1148 <param-name>Slot 2:</param-name>
\r
1149 <param-value>false</param-value>
\r
1150 <param-hdlname>SC_2</param-hdlname>
\r
1151 <param-hdlvalue>0</param-hdlvalue>
\r
1152 <param-tag>spirit:hwParameter</param-tag>
\r
1155 <param-name>Slot 3:</param-name>
\r
1156 <param-value>false</param-value>
\r
1157 <param-hdlname>SC_3</param-hdlname>
\r
1158 <param-hdlvalue>0</param-hdlvalue>
\r
1159 <param-tag>spirit:hwParameter</param-tag>
\r
1162 <param-name>Slot 4:</param-name>
\r
1163 <param-value>false</param-value>
\r
1164 <param-hdlname>SC_4</param-hdlname>
\r
1165 <param-hdlvalue>0</param-hdlvalue>
\r
1166 <param-tag>spirit:hwParameter</param-tag>
\r
1169 <param-name>Slot 5:</param-name>
\r
1170 <param-value>false</param-value>
\r
1171 <param-hdlname>SC_5</param-hdlname>
\r
1172 <param-hdlvalue>0</param-hdlvalue>
\r
1173 <param-tag>spirit:hwParameter</param-tag>
\r
1176 <param-name>Slot 6:</param-name>
\r
1177 <param-value>false</param-value>
\r
1178 <param-hdlname>SC_6</param-hdlname>
\r
1179 <param-hdlvalue>0</param-hdlvalue>
\r
1180 <param-tag>spirit:hwParameter</param-tag>
\r
1183 <param-name>Slot 7:</param-name>
\r
1184 <param-value>false</param-value>
\r
1185 <param-hdlname>SC_7</param-hdlname>
\r
1186 <param-hdlvalue>0</param-hdlvalue>
\r
1187 <param-tag>spirit:hwParameter</param-tag>
\r
1190 <param-name>Slot 8:</param-name>
\r
1191 <param-value>false</param-value>
\r
1192 <param-hdlname>SC_8</param-hdlname>
\r
1193 <param-hdlvalue>0</param-hdlvalue>
\r
1194 <param-tag>spirit:hwParameter</param-tag>
\r
1197 <param-name>Slot 9:</param-name>
\r
1198 <param-value>false</param-value>
\r
1199 <param-hdlname>SC_9</param-hdlname>
\r
1200 <param-hdlvalue>0</param-hdlvalue>
\r
1201 <param-tag>spirit:hwParameter</param-tag>
\r
1204 <param-name>Slot 10:</param-name>
\r
1205 <param-value>false</param-value>
\r
1206 <param-hdlname>SC_10</param-hdlname>
\r
1207 <param-hdlvalue>0</param-hdlvalue>
\r
1208 <param-tag>spirit:hwParameter</param-tag>
\r
1211 <param-name>Slot 11:</param-name>
\r
1212 <param-value>false</param-value>
\r
1213 <param-hdlname>SC_11</param-hdlname>
\r
1214 <param-hdlvalue>0</param-hdlvalue>
\r
1215 <param-tag>spirit:hwParameter</param-tag>
\r
1218 <param-name>Slot 12:</param-name>
\r
1219 <param-value>false</param-value>
\r
1220 <param-hdlname>SC_12</param-hdlname>
\r
1221 <param-hdlvalue>0</param-hdlvalue>
\r
1222 <param-tag>spirit:hwParameter</param-tag>
\r
1225 <param-name>Slot 13:</param-name>
\r
1226 <param-value>false</param-value>
\r
1227 <param-hdlname>SC_13</param-hdlname>
\r
1228 <param-hdlvalue>0</param-hdlvalue>
\r
1229 <param-tag>spirit:hwParameter</param-tag>
\r
1232 <param-name>Slot 14:</param-name>
\r
1233 <param-value>false</param-value>
\r
1234 <param-hdlname>SC_14</param-hdlname>
\r
1235 <param-hdlvalue>0</param-hdlvalue>
\r
1236 <param-tag>spirit:hwParameter</param-tag>
\r
1239 <param-name>Slot 15:</param-name>
\r
1240 <param-value>false</param-value>
\r
1241 <param-hdlname>SC_15</param-hdlname>
\r
1242 <param-hdlvalue>0</param-hdlvalue>
\r
1243 <param-tag>spirit:hwParameter</param-tag>
\r
1246 <param-name>Position in slave address of upper 4 bits of master address:</param-name>
\r
1247 <param-value>[19:16] (Ignored if master address width >= 24 bits)</param-value>
\r
1248 <param-hdlname>UPR_NIBBLE_POSN</param-hdlname>
\r
1249 <param-hdlvalue>4</param-hdlvalue>
\r
1250 <param-tag>spirit:hwParameter</param-tag>
\r
1252 <core-name>CoreAPB3_0</core-name>
\r
1254 <core type="ComponentModule">
\r
1255 <core-type>ComponentModule</core-type>
\r
1256 <core-exttype>SmartDesign</core-exttype>
\r
1257 <core-location>D:/Actelprj/SF2_DEVKIT_DEMO/component/work/DEV_KIT_DEMO</core-location>
\r
1258 <core-name>DEV_KIT_DEMO_0</core-name>
\r
1260 <core type="SpiritModule">
\r
1261 <core-exttype>IP</core-exttype>
\r
1262 <core-type>SpiritModule</core-type>
\r
1263 <core-vendor>Actel</core-vendor>
\r
1264 <core-lib>SgCore</core-lib>
\r
1265 <core-intname>SERDES_IF</core-intname>
\r
1266 <core-ver>1.0.100</core-ver>
\r
1267 <core-desc>SmartFusion2 High Speed Serial Interface</core-desc>
\r
1268 <core-name>SERDES_IF_0</core-name>
\r
1270 <firmware_core type="FirmWareModule">
\r
1271 <core-exttype>IP</core-exttype>
\r
1272 <core-type>FirmWareModule</core-type>
\r
1273 <core-vendor>Actel</core-vendor>
\r
1274 <core-lib>Firmware</core-lib>
\r
1275 <core-intname>SmartFusion2_CMSIS</core-intname>
\r
1276 <core-ver>2.1.101</core-ver>
\r
1277 <core-desc>SmartFusion2 Cortex Microcontroller Software Interface Standard (CMSIS).
\r
1279 The firmware package provides:
\r
1280 - Cortex-M3 startup code.
\r
1281 - CMSIS standard naming for exception and interrupt handlers.
\r
1282 - CMSIS standard functions for controlling the Cortex-M3 Nested Vectored Interrupt Controller (NVIC).
\r
1283 - peripherals registers description.
\r
1284 - hardware abstraction layer (HAL) for FPGA fabric soft-IP peripherirals.
\r
1286 These files are required by the SmartFusion2 bare metal peripheral drivers to build correctly.
\r
1289 <param-name>Software Tool Chain:</param-name>
\r
1290 <param-value>SoftConsole</param-value>
\r
1291 <param-hdlname>ToolChain</param-hdlname>
\r
1292 <param-hdlvalue>0</param-hdlvalue>
\r
1293 <param-tag>actel-cc:variantParameter</param-tag>
\r
1295 <core-name>SmartFusion2_CMSIS_0</core-name>
\r
1297 <firmware_core type="FirmWareModule">
\r
1298 <core-exttype>IP</core-exttype>
\r
1299 <core-type>FirmWareModule</core-type>
\r
1300 <core-vendor>Actel</core-vendor>
\r
1301 <core-lib>Firmware</core-lib>
\r
1302 <core-intname>SmartFusion2_MSS_GPIO_Driver</core-intname>
\r
1303 <core-ver>2.0.101</core-ver>
\r
1304 <core-desc>SmartFusion2 microcontroller subsystem (MSS) GPIO bare metal software driver.
\r
1306 This driver requires the SmartFusion2 CMSIS Hardware Abstraction Layer to build correctly.</core-desc>
\r
1307 <core-name>SmartFusion2_MSS_GPIO_Driver_0</core-name>
\r
1309 <firmware_core type="FirmWareModule">
\r
1310 <core-exttype>IP</core-exttype>
\r
1311 <core-type>FirmWareModule</core-type>
\r
1312 <core-vendor>Actel</core-vendor>
\r
1313 <core-lib>Firmware</core-lib>
\r
1314 <core-intname>SmartFusion2_MSS_HPDMA_Driver</core-intname>
\r
1315 <core-ver>2.0.101</core-ver>
\r
1316 <core-desc>SmartFusion2 microcontroller subsystem (MSS) High Performance DMA bare metal software driver.
\r
1318 This driver requires the SmartFusion2 CMSIS Hardware Abstraction Layer to build correctly.</core-desc>
\r
1319 <core-name>SmartFusion2_MSS_HPDMA_Driver_0</core-name>
\r
1321 <firmware_core type="FirmWareModule">
\r
1322 <core-exttype>IP</core-exttype>
\r
1323 <core-type>FirmWareModule</core-type>
\r
1324 <core-vendor>Actel</core-vendor>
\r
1325 <core-lib>Firmware</core-lib>
\r
1326 <core-intname>SmartFusion2_MSS_I2C_Driver</core-intname>
\r
1327 <core-ver>2.0.100</core-ver>
\r
1328 <core-desc>SmartFusion2 microcontroller subsystem (MSS) I2C bare metal software driver.
\r
1330 This driver requires the SmartFusion2 CMSIS Hardware Abstraction Layer to build correctly.</core-desc>
\r
1331 <core-name>SmartFusion2_MSS_I2C_Driver_0</core-name>
\r
1333 <firmware_core type="FirmWareModule">
\r
1334 <core-exttype>IP</core-exttype>
\r
1335 <core-type>FirmWareModule</core-type>
\r
1336 <core-vendor>Actel</core-vendor>
\r
1337 <core-lib>Firmware</core-lib>
\r
1338 <core-intname>SmartFusion2_MSS_I2C_Driver</core-intname>
\r
1339 <core-ver>2.0.100</core-ver>
\r
1340 <core-desc>SmartFusion2 microcontroller subsystem (MSS) I2C bare metal software driver.
\r
1342 This driver requires the SmartFusion2 CMSIS Hardware Abstraction Layer to build correctly.</core-desc>
\r
1343 <core-name>SmartFusion2_MSS_I2C_Driver_1</core-name>
\r
1345 <firmware_core type="FirmWareModule">
\r
1346 <core-exttype>IP</core-exttype>
\r
1347 <core-type>FirmWareModule</core-type>
\r
1348 <core-vendor>Actel</core-vendor>
\r
1349 <core-lib>Firmware</core-lib>
\r
1350 <core-intname>SmartFusion2_MSS_MMUART_Driver</core-intname>
\r
1351 <core-ver>2.0.101</core-ver>
\r
1352 <core-desc>SmartFusion2 microcontroller subsystem (MSS) MMUART bare metal software driver.
\r
1354 This driver requires the SmartFusion2 CMSIS Hardware Abstraction Layer to build correctly.</core-desc>
\r
1355 <core-name>SmartFusion2_MSS_MMUART_Driver_0</core-name>
\r
1357 <firmware_core type="FirmWareModule">
\r
1358 <core-exttype>IP</core-exttype>
\r
1359 <core-type>FirmWareModule</core-type>
\r
1360 <core-vendor>Actel</core-vendor>
\r
1361 <core-lib>Firmware</core-lib>
\r
1362 <core-intname>SmartFusion2_MSS_PDMA_Driver</core-intname>
\r
1363 <core-ver>2.0.102</core-ver>
\r
1364 <core-desc>SmartFusion2 microcontroller subsystem (MSS) Peripheral DMA bare metal software driver.
\r
1366 This driver requires the SmartFusion2 CMSIS Hardware Abstraction Layer to build correctly.</core-desc>
\r
1367 <core-name>SmartFusion2_MSS_PDMA_Driver_0</core-name>
\r
1369 <firmware_core type="FirmWareModule">
\r
1370 <core-exttype>IP</core-exttype>
\r
1371 <core-type>FirmWareModule</core-type>
\r
1372 <core-vendor>Actel</core-vendor>
\r
1373 <core-lib>Firmware</core-lib>
\r
1374 <core-intname>SmartFusion2_MSS_RTC_Driver</core-intname>
\r
1375 <core-ver>2.0.101</core-ver>
\r
1376 <core-desc>SmartFusion2 microcontroller subsystem (MSS) RTC bare metal software driver.
\r
1378 This driver requires the SmartFusion2 CMSIS Hardware Abstraction Layer to build correctly.</core-desc>
\r
1379 <core-name>SmartFusion2_MSS_RTC_Driver_0</core-name>
\r
1381 <firmware_core type="FirmWareModule">
\r
1382 <core-exttype>IP</core-exttype>
\r
1383 <core-type>FirmWareModule</core-type>
\r
1384 <core-vendor>Actel</core-vendor>
\r
1385 <core-lib>Firmware</core-lib>
\r
1386 <core-intname>SmartFusion2_MSS_SPI_Driver</core-intname>
\r
1387 <core-ver>2.0.103</core-ver>
\r
1388 <core-desc>SmartFusion2 microcontroller subsystem (MSS) SPI bare metal software driver.
\r
1390 This driver requires the SmartFusion2 CMSIS Hardware Abstraction Layer to build correctly.</core-desc>
\r
1391 <core-name>SmartFusion2_MSS_SPI_Driver_0</core-name>
\r
1393 <firmware_core type="FirmWareModule">
\r
1394 <core-exttype>IP</core-exttype>
\r
1395 <core-type>FirmWareModule</core-type>
\r
1396 <core-vendor>Actel</core-vendor>
\r
1397 <core-lib>Firmware</core-lib>
\r
1398 <core-intname>SmartFusion2_MSS_System_Services_Driver</core-intname>
\r
1399 <core-ver>2.0.103</core-ver>
\r
1400 <core-desc>SmartFusion2 microsontroller subsystem (MSS) System Services software driver.
\r
1402 This driver requires the SmartFusion2 CMSIS Hardware Abstraction Layer to build correctly.</core-desc>
\r
1403 <core-name>SmartFusion2_MSS_System_Services_Driver_0</core-name>
\r
1405 <firmware_core type="FirmWareModule">
\r
1406 <core-exttype>IP</core-exttype>
\r
1407 <core-type>FirmWareModule</core-type>
\r
1408 <core-vendor>Actel</core-vendor>
\r
1409 <core-lib>Firmware</core-lib>
\r
1410 <core-intname>SmartFusion2_MSS_Timer_Driver</core-intname>
\r
1411 <core-ver>2.0.101</core-ver>
\r
1412 <core-desc>SmartFusion2 microcontroller subsystem (MSS) Timer bare metal software driver.
\r
1414 This driver requires the SmartFusion2 CMSIS Hardware Abstraction Layer to build correctly.</core-desc>
\r
1415 <core-name>SmartFusion2_MSS_Timer_Driver_0</core-name>
\r
1417 <firmware_core type="FirmWareModule">
\r
1418 <core-exttype>IP</core-exttype>
\r
1419 <core-type>FirmWareModule</core-type>
\r
1420 <core-vendor>Actel</core-vendor>
\r
1421 <core-lib>Firmware</core-lib>
\r
1422 <core-intname>SmartFusion2_MSS_USB_Driver</core-intname>
\r
1423 <core-ver>2.1.100</core-ver>
\r
1424 <core-desc>SmartFusion2 microcontroller subsystem (MSS) USB bare metal software driver.
\r
1426 The firmware package provides:
\r
1427 - MSS USB Device Core Driver
\r
1428 - USB MSC Device Class driver with example project.
\r
1429 - USB CDC Device Class driver with example project.
\r
1430 - USB HID Device Class driver with example project.
\r
1433 This driver requires the SmartFusion2 CMSIS Hardware Abstraction Layer to build correctly.</core-desc>
\r
1434 <core-name>SmartFusion2_MSS_USB_Driver_0</core-name>
\r
1436 <firmware_core type="FirmWareModule">
\r
1437 <core-exttype>IP</core-exttype>
\r
1438 <core-type>FirmWareModule</core-type>
\r
1439 <core-vendor>Actel</core-vendor>
\r
1440 <core-lib>Firmware</core-lib>
\r
1441 <core-intname>SmartFusion2_MSS_Watchdog_Driver</core-intname>
\r
1442 <core-ver>2.0.102</core-ver>
\r
1443 <core-desc>SmartFusion2 microcontroller subsystem (MSS) Watchdog bare metal software driver.
\r
1445 This driver requires the SmartFusion2 CMSIS Hardware Abstraction Layer to build correctly.</core-desc>
\r
1446 <core-name>SmartFusion2_MSS_Watchdog_Driver_0</core-name>
\r
1449 <title>Memory Map for DEV_KIT_DEMO_top</title>
\r
1450 <description>The project contains the following subsystems:</description>
\r
1454 <master>CM3</master>
\r
1455 <master>FABRIC2MSSFIC2</master>
\r
1456 <master>FABRICTOMSSFIC0_APB_BRIDGE</master>
\r
1463 <name>FIC32_REGION5</name>
\r
1466 <remapAddress>0xF0000000</remapAddress>
\r
1467 <fullAddressSpace>0xF0000000 - 0xFFFFFFFF</fullAddressSpace>
\r
1468 <range>0x10000000</range>
\r
1471 <name>DDR_0_SPACE_3</name>
\r
1474 <remapAddress>0xD0000000</remapAddress>
\r
1475 <fullAddressSpace>0xD0000000 - 0xDFFFFFFF</fullAddressSpace>
\r
1476 <range>0x10000000</range>
\r
1479 <name>DDR_0_SPACE_2</name>
\r
1482 <remapAddress>0xC0000000</remapAddress>
\r
1483 <fullAddressSpace>0xC0000000 - 0xCFFFFFFF</fullAddressSpace>
\r
1484 <range>0x10000000</range>
\r
1487 <name>DDR_0_SPACE_1</name>
\r
1490 <remapAddress>0xB0000000</remapAddress>
\r
1491 <fullAddressSpace>0xB0000000 - 0xBFFFFFFF</fullAddressSpace>
\r
1492 <range>0x10000000</range>
\r
1495 <name>DDR_0_SPACE_0</name>
\r
1498 <remapAddress>0xA0000000</remapAddress>
\r
1499 <fullAddressSpace>0xA0000000 - 0xAFFFFFFF</fullAddressSpace>
\r
1500 <range>0x10000000</range>
\r
1503 <name>FIC32_REGION4</name>
\r
1506 <remapAddress>0x90000000</remapAddress>
\r
1507 <fullAddressSpace>0x90000000 - 0x9FFFFFFF</fullAddressSpace>
\r
1508 <range>0x10000000</range>
\r
1511 <name>FIC32_REGION3</name>
\r
1514 <remapAddress>0x80000000</remapAddress>
\r
1515 <fullAddressSpace>0x80000000 - 0x8FFFFFFF</fullAddressSpace>
\r
1516 <range>0x10000000</range>
\r
1519 <name>AHB2ENVM1_REGISTERS</name>
\r
1522 <remapAddress>0x600C0000</remapAddress>
\r
1523 <fullAddressSpace>0x600C0000 - 0x600FFFFF</fullAddressSpace>
\r
1524 <range>0x00040000</range>
\r
1527 <name>AHB2ENVM0_REGISTERS</name>
\r
1530 <remapAddress>0x60080000</remapAddress>
\r
1531 <fullAddressSpace>0x60080000 - 0x600BFFFF</fullAddressSpace>
\r
1532 <range>0x00040000</range>
\r
1535 <name>ENVM1</name>
\r
1538 <remapAddress>0x60040000</remapAddress>
\r
1539 <fullAddressSpace>0x60040000 - 0x6007FFFF</fullAddressSpace>
\r
1540 <range>0x00040000</range>
\r
1543 <name>ENVM0</name>
\r
1546 <remapAddress>0x60000000</remapAddress>
\r
1547 <fullAddressSpace>0x60000000 - 0x6003FFFF</fullAddressSpace>
\r
1548 <range>0x00040000</range>
\r
1551 <name>FIC32_REGION1</name>
\r
1554 <remapAddress>0x50000000</remapAddress>
\r
1555 <fullAddressSpace>0x50000000 - 0x5FFFFFFF</fullAddressSpace>
\r
1556 <range>0x10000000</range>
\r
1559 <name>CACHE_BACKDOOR</name>
\r
1562 <remapAddress>0x40400000</remapAddress>
\r
1563 <fullAddressSpace>0x40400000 - 0x4040FFFF</fullAddressSpace>
\r
1564 <range>0x00010000</range>
\r
1570 <remapAddress>0x40043000</remapAddress>
\r
1571 <fullAddressSpace>0x40043000 - 0x40043FFF</fullAddressSpace>
\r
1572 <range>0x00001000</range>
\r
1575 <name>SYSREG</name>
\r
1578 <remapAddress>0x40038000</remapAddress>
\r
1579 <fullAddressSpace>0x40038000 - 0x40038FFF</fullAddressSpace>
\r
1580 <range>0x00001000</range>
\r
1582 <name>RegisterMap</name>
\r
1584 <baseAddress>0x0</baseAddress>
\r
1585 <range format="long">0x1000</range>
\r
1586 <width format="long" id="width">32</width>
\r
1588 <name>ESRAM_CONFIG</name>
\r
1589 <addressOffset>0x0</addressOffset>
\r
1590 <absoluteAddress>0x40038000</absoluteAddress>
\r
1592 <access>R/W</access>
\r
1593 <resetValue>0x0</resetValue>
\r
1595 <name>F2_ESRAMSIZE</name>
\r
1596 <bitNumber>4:3</bitNumber>
\r
1597 <access>R/W</access>
\r
1602 <name>F2_TESTESRAM1REMAP_SYNC</name>
\r
1603 <bitNumber>2</bitNumber>
\r
1604 <access>R/W</access>
\r
1609 <name>F2_TESTREMAPENABLE_SYNC</name>
\r
1610 <bitNumber>1</bitNumber>
\r
1611 <access>R/W</access>
\r
1616 <name>COM_ESRAMFWREMAP</name>
\r
1617 <bitNumber>0</bitNumber>
\r
1618 <access>R/W</access>
\r
1624 <name>ENVM_CONFIG</name>
\r
1625 <addressOffset>0x4</addressOffset>
\r
1626 <absoluteAddress>0x40038004</absoluteAddress>
\r
1628 <access>R/W</access>
\r
1629 <resetValue>0x0</resetValue>
\r
1631 <name>ENVM_SIX_CYCLE</name>
\r
1632 <bitNumber>7</bitNumber>
\r
1633 <access>R/W</access>
\r
1638 <name>ENVM_PIPE_BYPASS</name>
\r
1639 <bitNumber>6</bitNumber>
\r
1640 <access>R/W</access>
\r
1645 <name>F2_ENVMPOWEREDDOWN</name>
\r
1646 <bitNumber>5</bitNumber>
\r
1647 <access>R/W</access>
\r
1652 <name>COM_ENVMREMAPSIZE</name>
\r
1653 <bitNumber>4:0</bitNumber>
\r
1654 <access>R/W</access>
\r
1660 <name>ENVM_REMAP_BASE</name>
\r
1661 <addressOffset>0x8</addressOffset>
\r
1662 <absoluteAddress>0x40038008</absoluteAddress>
\r
1664 <access>R/W</access>
\r
1665 <resetValue>0x0</resetValue>
\r
1667 <name>COM_ENVMREMAPBASE</name>
\r
1668 <bitNumber>19:0</bitNumber>
\r
1669 <access>R/W</access>
\r
1675 <name>ENVM_FAB_REMAP</name>
\r
1676 <addressOffset>0xC</addressOffset>
\r
1677 <absoluteAddress>0x4003800C</absoluteAddress>
\r
1679 <access>R/W</access>
\r
1680 <resetValue>0x0</resetValue>
\r
1682 <name>COM_ENVMFABREMAPBASE</name>
\r
1683 <bitNumber>19:0</bitNumber>
\r
1684 <access>R/W</access>
\r
1690 <name>FAB_PROT_SIZE</name>
\r
1691 <addressOffset>0x10</addressOffset>
\r
1692 <absoluteAddress>0x40038010</absoluteAddress>
\r
1694 <access>R/W</access>
\r
1695 <resetValue>0x0</resetValue>
\r
1697 <name>COM_PROTREGIONSIZE</name>
\r
1698 <bitNumber>4:0</bitNumber>
\r
1699 <access>R/W</access>
\r
1705 <name>FAB_PROT_BASE</name>
\r
1706 <addressOffset>0x14</addressOffset>
\r
1707 <absoluteAddress>0x40038014</absoluteAddress>
\r
1709 <access>R/W</access>
\r
1710 <resetValue>0x0</resetValue>
\r
1712 <name>COM_PROTREGIONBASE</name>
\r
1713 <bitNumber>31:0</bitNumber>
\r
1714 <access>R/W</access>
\r
1720 <name>MATRIX_CONFIG</name>
\r
1721 <addressOffset>0x18</addressOffset>
\r
1722 <absoluteAddress>0x40038018</absoluteAddress>
\r
1724 <access>R/W</access>
\r
1725 <resetValue>0x0</resetValue>
\r
1727 <name>COM_WEIGHTEDMODE</name>
\r
1728 <bitNumber>3</bitNumber>
\r
1729 <access>R/W</access>
\r
1734 <name>COM_MASTERENABLE</name>
\r
1735 <bitNumber>2:0</bitNumber>
\r
1736 <access>R/W</access>
\r
1742 <name>DSS_STATUS</name>
\r
1743 <addressOffset>0x1C</addressOffset>
\r
1744 <absoluteAddress>0x4003801C</absoluteAddress>
\r
1746 <access>R/W</access>
\r
1747 <resetValue>0x0</resetValue>
\r
1749 <name>PLLLOCKLOSTINT</name>
\r
1750 <bitNumber>10</bitNumber>
\r
1751 <access>R/W</access>
\r
1756 <name>PLLLOCKINT</name>
\r
1757 <bitNumber>9</bitNumber>
\r
1758 <access>R/W</access>
\r
1763 <name>COM_ERRORSTATUS</name>
\r
1764 <bitNumber>8:4</bitNumber>
\r
1765 <access>R/W</access>
\r
1770 <name>BROWNOUT3_3VINT</name>
\r
1771 <bitNumber>3</bitNumber>
\r
1772 <access>R/W</access>
\r
1777 <name>BROWNOUT1_5VINT</name>
\r
1778 <bitNumber>2</bitNumber>
\r
1779 <access>R/W</access>
\r
1784 <name>WDOGTIMEOUTEVENT</name>
\r
1785 <bitNumber>1</bitNumber>
\r
1786 <access>R/W</access>
\r
1791 <name>RTCMATCHEVENT</name>
\r
1792 <bitNumber>0</bitNumber>
\r
1793 <access>R/W</access>
\r
1799 <name>CLR_DSS_STATUS</name>
\r
1800 <addressOffset>0x20</addressOffset>
\r
1801 <absoluteAddress>0x40038020</absoluteAddress>
\r
1803 <access>R/W</access>
\r
1804 <resetValue>0x0</resetValue>
\r
1806 <name>CLRPLLLOCKLOSTINT</name>
\r
1807 <bitNumber>10</bitNumber>
\r
1808 <access>R/W</access>
\r
1813 <name>CLRPLLLOCKINT</name>
\r
1814 <bitNumber>9</bitNumber>
\r
1815 <access>R/W</access>
\r
1820 <name>COM_CLEARSTATUS</name>
\r
1821 <bitNumber>8:4</bitNumber>
\r
1822 <access>R/W</access>
\r
1827 <name>CLRBROWNOUT3_3VINT</name>
\r
1828 <bitNumber>3</bitNumber>
\r
1829 <access>R/W</access>
\r
1834 <name>CLRBROWNOUT1_5VINT</name>
\r
1835 <bitNumber>2</bitNumber>
\r
1836 <access>R/W</access>
\r
1841 <name>CLRWDOGTIMEOUTEVENT</name>
\r
1842 <bitNumber>1</bitNumber>
\r
1843 <access>R/W</access>
\r
1848 <name>CLRRTCMATCHEVENT</name>
\r
1849 <bitNumber>0</bitNumber>
\r
1850 <access>R/W</access>
\r
1856 <name>FROM_CONFIG</name>
\r
1857 <addressOffset>0x24</addressOffset>
\r
1858 <absoluteAddress>0x40038024</absoluteAddress>
\r
1860 <access>R/W</access>
\r
1861 <resetValue>0x0</resetValue>
\r
1863 <name>SYS_TOPT</name>
\r
1864 <bitNumber>3:0</bitNumber>
\r
1865 <access>R/W</access>
\r
1871 <name>IAP_CONFIG</name>
\r
1872 <addressOffset>0x28</addressOffset>
\r
1873 <absoluteAddress>0x40038028</absoluteAddress>
\r
1875 <access>R/W</access>
\r
1876 <resetValue>0x0</resetValue>
\r
1878 <name>SYS_FCFG</name>
\r
1879 <bitNumber>2:0</bitNumber>
\r
1880 <access>R/W</access>
\r
1886 <name>SOFT_INTERRUPT</name>
\r
1887 <addressOffset>0x2C</addressOffset>
\r
1888 <absoluteAddress>0x4003802C</absoluteAddress>
\r
1890 <access>R/W</access>
\r
1891 <resetValue>0x0</resetValue>
\r
1893 <name>SOFTINTERRUPT</name>
\r
1894 <bitNumber>0</bitNumber>
\r
1895 <access>R/W</access>
\r
1901 <name>SOFT_RESET</name>
\r
1902 <addressOffset>0x30</addressOffset>
\r
1903 <absoluteAddress>0x40038030</absoluteAddress>
\r
1905 <access>R/W</access>
\r
1906 <resetValue>0x0</resetValue>
\r
1908 <name>PADRESETENABLE</name>
\r
1909 <bitNumber>19</bitNumber>
\r
1910 <access>R/W</access>
\r
1915 <name>USERRESETACTIVE</name>
\r
1916 <bitNumber>18</bitNumber>
\r
1917 <access>R/W</access>
\r
1922 <name>FPGA_SOFTRESET</name>
\r
1923 <bitNumber>17</bitNumber>
\r
1924 <access>R/W</access>
\r
1929 <name>EXT_SOFTRESET</name>
\r
1930 <bitNumber>16</bitNumber>
\r
1931 <access>R/W</access>
\r
1936 <name>IAP_SOFTRESET</name>
\r
1937 <bitNumber>15</bitNumber>
\r
1938 <access>R/W</access>
\r
1943 <name>GPIO_SOFTRESET</name>
\r
1944 <bitNumber>14</bitNumber>
\r
1945 <access>R/W</access>
\r
1950 <name>ACE_SOFTRESET</name>
\r
1951 <bitNumber>13</bitNumber>
\r
1952 <access>R/W</access>
\r
1957 <name>I2C1_SOFTRESET</name>
\r
1958 <bitNumber>12</bitNumber>
\r
1959 <access>R/W</access>
\r
1964 <name>I2C0_SOFTRESET</name>
\r
1965 <bitNumber>11</bitNumber>
\r
1966 <access>R/W</access>
\r
1971 <name>SPI1_SOFTRESET</name>
\r
1972 <bitNumber>10</bitNumber>
\r
1973 <access>R/W</access>
\r
1978 <name>SPI0_SOFTRESET</name>
\r
1979 <bitNumber>9</bitNumber>
\r
1980 <access>R/W</access>
\r
1985 <name>UART1_SOFTRESET</name>
\r
1986 <bitNumber>8</bitNumber>
\r
1987 <access>R/W</access>
\r
1992 <name>UART0_SOFTRESET</name>
\r
1993 <bitNumber>7</bitNumber>
\r
1994 <access>R/W</access>
\r
1999 <name>TIMER_SOFTRESET</name>
\r
2000 <bitNumber>6</bitNumber>
\r
2001 <access>R/W</access>
\r
2006 <name>PDMA_SOFTRESET</name>
\r
2007 <bitNumber>5</bitNumber>
\r
2008 <access>R/W</access>
\r
2013 <name>MAC_SOFTRESET</name>
\r
2014 <bitNumber>4</bitNumber>
\r
2015 <access>R/W</access>
\r
2020 <name>EMC_SOFTRESET</name>
\r
2021 <bitNumber>3</bitNumber>
\r
2022 <access>R/W</access>
\r
2027 <name>ESRAM1_SOFTRESET</name>
\r
2028 <bitNumber>2</bitNumber>
\r
2029 <access>R/W</access>
\r
2034 <name>ESRAM0_SOFTRESET</name>
\r
2035 <bitNumber>1</bitNumber>
\r
2036 <access>R/W</access>
\r
2041 <name>ENVM_SOFTRESET</name>
\r
2042 <bitNumber>0</bitNumber>
\r
2043 <access>R/W</access>
\r
2049 <name>DEVICE_STATUS</name>
\r
2050 <addressOffset>0x34</addressOffset>
\r
2051 <absoluteAddress>0x40038034</absoluteAddress>
\r
2053 <access>R/W</access>
\r
2054 <resetValue>0x0</resetValue>
\r
2056 <name>FPGAGOOD_SYNC</name>
\r
2057 <bitNumber>6</bitNumber>
\r
2058 <access>R/W</access>
\r
2063 <name>FPGAPROGRAMMING_SYNC</name>
\r
2064 <bitNumber>5</bitNumber>
\r
2065 <access>R/W</access>
\r
2070 <name>F2_PC_ACCESS_SYNC</name>
\r
2071 <bitNumber>4:3</bitNumber>
\r
2072 <access>R/W</access>
\r
2077 <name>VCCIBGOOD_SYNC</name>
\r
2078 <bitNumber>2</bitNumber>
\r
2079 <access>R/W</access>
\r
2084 <name>BROWNOUT3_3V_SYNCN</name>
\r
2085 <bitNumber>1</bitNumber>
\r
2086 <access>R/W</access>
\r
2091 <name>BROWNOUT1_5V_SYNCN</name>
\r
2092 <bitNumber>0</bitNumber>
\r
2093 <access>R/W</access>
\r
2099 <name>SYSTICK_CONFIG</name>
\r
2100 <addressOffset>0x38</addressOffset>
\r
2101 <absoluteAddress>0x40038038</absoluteAddress>
\r
2103 <access>R/W</access>
\r
2104 <resetValue>0x0</resetValue>
\r
2106 <name>STCLK_DIVISOR</name>
\r
2107 <bitNumber>29:28</bitNumber>
\r
2108 <access>R/W</access>
\r
2113 <name>STCALIB</name>
\r
2114 <bitNumber>25:0</bitNumber>
\r
2115 <access>R/W</access>
\r
2121 <name>EM_MUX_CONFIG</name>
\r
2122 <addressOffset>0x3C</addressOffset>
\r
2123 <absoluteAddress>0x4003803C</absoluteAddress>
\r
2125 <access>R/W</access>
\r
2126 <resetValue>0x0</resetValue>
\r
2128 <name>EM_SEL</name>
\r
2129 <bitNumber>0</bitNumber>
\r
2130 <access>R/W</access>
\r
2136 <name>EM_CONFIG_0</name>
\r
2137 <addressOffset>0x40</addressOffset>
\r
2138 <absoluteAddress>0x40038040</absoluteAddress>
\r
2140 <access>R/W</access>
\r
2141 <resetValue>0x0</resetValue>
\r
2143 <name>EM_CSFE0</name>
\r
2144 <bitNumber>21</bitNumber>
\r
2145 <access>R/W</access>
\r
2150 <name>EM_WENBEN0</name>
\r
2151 <bitNumber>20</bitNumber>
\r
2152 <access>R/W</access>
\r
2157 <name>EM_RWPOL0</name>
\r
2158 <bitNumber>19</bitNumber>
\r
2159 <access>R/W</access>
\r
2164 <name>EM_PIPEWRN0</name>
\r
2165 <bitNumber>18</bitNumber>
\r
2166 <access>R/W</access>
\r
2171 <name>EM_PIPERDN0</name>
\r
2172 <bitNumber>17</bitNumber>
\r
2173 <access>R/W</access>
\r
2178 <name>EM_IDD0</name>
\r
2179 <bitNumber>16:15</bitNumber>
\r
2180 <access>R/W</access>
\r
2185 <name>EM_WRITELAT0</name>
\r
2186 <bitNumber>14:11</bitNumber>
\r
2187 <access>R/W</access>
\r
2192 <name>EM_RDLATREST0</name>
\r
2193 <bitNumber>10:7</bitNumber>
\r
2194 <access>R/W</access>
\r
2199 <name>EM_RDLATFIRST0</name>
\r
2200 <bitNumber>6:3</bitNumber>
\r
2201 <access>R/W</access>
\r
2206 <name>EM_PORTSIZE0</name>
\r
2207 <bitNumber>2</bitNumber>
\r
2208 <access>R/W</access>
\r
2213 <name>EM_MEMTYPE0</name>
\r
2214 <bitNumber>1:0</bitNumber>
\r
2215 <access>R/W</access>
\r
2221 <name>EM_CONFIG_1</name>
\r
2222 <addressOffset>0x44</addressOffset>
\r
2223 <absoluteAddress>0x40038044</absoluteAddress>
\r
2225 <access>R/W</access>
\r
2226 <resetValue>0x0</resetValue>
\r
2228 <name>EM_CSFE1</name>
\r
2229 <bitNumber>21</bitNumber>
\r
2230 <access>R/W</access>
\r
2235 <name>EM_WENBEN1</name>
\r
2236 <bitNumber>20</bitNumber>
\r
2237 <access>R/W</access>
\r
2242 <name>EM_RWPOL1</name>
\r
2243 <bitNumber>19</bitNumber>
\r
2244 <access>R/W</access>
\r
2249 <name>EM_PIPEWRN1</name>
\r
2250 <bitNumber>18</bitNumber>
\r
2251 <access>R/W</access>
\r
2256 <name>EM_PIPERDN1</name>
\r
2257 <bitNumber>17</bitNumber>
\r
2258 <access>R/W</access>
\r
2263 <name>EM_IDD1</name>
\r
2264 <bitNumber>16:15</bitNumber>
\r
2265 <access>R/W</access>
\r
2270 <name>EM_WRITELAT1</name>
\r
2271 <bitNumber>14:11</bitNumber>
\r
2272 <access>R/W</access>
\r
2277 <name>EM_RDLATREST1</name>
\r
2278 <bitNumber>10:7</bitNumber>
\r
2279 <access>R/W</access>
\r
2284 <name>EM_RDLATFIRST1</name>
\r
2285 <bitNumber>6:3</bitNumber>
\r
2286 <access>R/W</access>
\r
2291 <name>EM_PORTSIZE1</name>
\r
2292 <bitNumber>2</bitNumber>
\r
2293 <access>R/W</access>
\r
2298 <name>EM_MEMTYPE1</name>
\r
2299 <bitNumber>1:0</bitNumber>
\r
2300 <access>R/W</access>
\r
2306 <name>CLK_CTRL</name>
\r
2307 <addressOffset>0x48</addressOffset>
\r
2308 <absoluteAddress>0x40038048</absoluteAddress>
\r
2310 <access>R/W</access>
\r
2311 <resetValue>0x0</resetValue>
\r
2313 <name>GLBDIVISOR</name>
\r
2314 <bitNumber>13:12</bitNumber>
\r
2315 <access>R/W</access>
\r
2320 <name>RTCIF_ACMDIVISOR</name>
\r
2321 <bitNumber>11:8</bitNumber>
\r
2322 <access>R/W</access>
\r
2327 <name>ACLKDIVISOR</name>
\r
2328 <bitNumber>7:6</bitNumber>
\r
2329 <access>R/W</access>
\r
2334 <name>PCLK1DIVISOR</name>
\r
2335 <bitNumber>5:4</bitNumber>
\r
2336 <access>R/W</access>
\r
2341 <name>PCLK0DIVISOR</name>
\r
2342 <bitNumber>3:2</bitNumber>
\r
2343 <access>R/W</access>
\r
2348 <name>RMIICLKSEL</name>
\r
2349 <bitNumber>1</bitNumber>
\r
2350 <access>R/W</access>
\r
2356 <name>CCC_DIV_CONFIG</name>
\r
2357 <addressOffset>0x4C</addressOffset>
\r
2358 <absoluteAddress>0x4003804C</absoluteAddress>
\r
2360 <access>R/W</access>
\r
2361 <resetValue>0x0</resetValue>
\r
2363 <name>OCDIVRST</name>
\r
2364 <bitNumber>22</bitNumber>
\r
2365 <access>R/W</access>
\r
2370 <name>OCDIVHALF</name>
\r
2371 <bitNumber>21</bitNumber>
\r
2372 <access>R/W</access>
\r
2377 <name>OCDIV4</name>
\r
2378 <bitNumber>20</bitNumber>
\r
2379 <access>R/W</access>
\r
2384 <name>OCDIV3</name>
\r
2385 <bitNumber>19</bitNumber>
\r
2386 <access>R/W</access>
\r
2391 <name>OCDIV2</name>
\r
2392 <bitNumber>18</bitNumber>
\r
2393 <access>R/W</access>
\r
2398 <name>OCDIV1</name>
\r
2399 <bitNumber>17</bitNumber>
\r
2400 <access>R/W</access>
\r
2405 <name>OCDIV0</name>
\r
2406 <bitNumber>16</bitNumber>
\r
2407 <access>R/W</access>
\r
2412 <name>OBDIVRST</name>
\r
2413 <bitNumber>14</bitNumber>
\r
2414 <access>R/W</access>
\r
2419 <name>OBDIVHALF</name>
\r
2420 <bitNumber>13</bitNumber>
\r
2421 <access>R/W</access>
\r
2426 <name>OBDIV4</name>
\r
2427 <bitNumber>12</bitNumber>
\r
2428 <access>R/W</access>
\r
2433 <name>OBDIV3</name>
\r
2434 <bitNumber>11</bitNumber>
\r
2435 <access>R/W</access>
\r
2440 <name>OBDIV2</name>
\r
2441 <bitNumber>10</bitNumber>
\r
2442 <access>R/W</access>
\r
2447 <name>OBDIV1</name>
\r
2448 <bitNumber>9</bitNumber>
\r
2449 <access>R/W</access>
\r
2454 <name>OBDIV0</name>
\r
2455 <bitNumber>8</bitNumber>
\r
2456 <access>R/W</access>
\r
2461 <name>OADIVRST</name>
\r
2462 <bitNumber>6</bitNumber>
\r
2463 <access>R/W</access>
\r
2468 <name>OADIVHALF</name>
\r
2469 <bitNumber>5</bitNumber>
\r
2470 <access>R/W</access>
\r
2475 <name>OADIV4</name>
\r
2476 <bitNumber>4</bitNumber>
\r
2477 <access>R/W</access>
\r
2482 <name>OADIV3</name>
\r
2483 <bitNumber>3</bitNumber>
\r
2484 <access>R/W</access>
\r
2489 <name>OADIV2</name>
\r
2490 <bitNumber>2</bitNumber>
\r
2491 <access>R/W</access>
\r
2496 <name>OADIV1</name>
\r
2497 <bitNumber>1</bitNumber>
\r
2498 <access>R/W</access>
\r
2503 <name>OADIV0</name>
\r
2504 <bitNumber>0</bitNumber>
\r
2505 <access>R/W</access>
\r
2511 <name>CCC_MUX_CONFIG</name>
\r
2512 <addressOffset>0x50</addressOffset>
\r
2513 <absoluteAddress>0x40038050</absoluteAddress>
\r
2515 <access>R/W</access>
\r
2516 <resetValue>0x0</resetValue>
\r
2519 <bitNumber>31:30</bitNumber>
\r
2520 <access>R/W</access>
\r
2526 <bitNumber>29</bitNumber>
\r
2527 <access>R/W</access>
\r
2532 <name>GLMUXCFG1</name>
\r
2533 <bitNumber>27</bitNumber>
\r
2534 <access>R/W</access>
\r
2539 <name>GLMUXCFG0</name>
\r
2540 <bitNumber>26</bitNumber>
\r
2541 <access>R/W</access>
\r
2546 <name>GLMUXSEL1</name>
\r
2547 <bitNumber>25</bitNumber>
\r
2548 <access>R/W</access>
\r
2553 <name>GLMUXSEL0</name>
\r
2554 <bitNumber>24</bitNumber>
\r
2555 <access>R/W</access>
\r
2560 <name>BYPASS_PLL3</name>
\r
2561 <bitNumber>22</bitNumber>
\r
2562 <access>R/W</access>
\r
2567 <name>OCMUX2</name>
\r
2568 <bitNumber>21</bitNumber>
\r
2569 <access>R/W</access>
\r
2574 <name>OCMUX1</name>
\r
2575 <bitNumber>20</bitNumber>
\r
2576 <access>R/W</access>
\r
2581 <name>OCMUX0</name>
\r
2582 <bitNumber>19</bitNumber>
\r
2583 <access>R/W</access>
\r
2588 <name>DYNCSEL</name>
\r
2589 <bitNumber>18</bitNumber>
\r
2590 <access>R/W</access>
\r
2595 <name>RXCSEL</name>
\r
2596 <bitNumber>17</bitNumber>
\r
2597 <access>R/W</access>
\r
2602 <name>STATCSEL</name>
\r
2603 <bitNumber>16</bitNumber>
\r
2604 <access>R/W</access>
\r
2609 <name>BYPASS_PLL2</name>
\r
2610 <bitNumber>14</bitNumber>
\r
2611 <access>R/W</access>
\r
2616 <name>OBMUX2</name>
\r
2617 <bitNumber>13</bitNumber>
\r
2618 <access>R/W</access>
\r
2623 <name>OBMUX1</name>
\r
2624 <bitNumber>12</bitNumber>
\r
2625 <access>R/W</access>
\r
2630 <name>OBMUX0</name>
\r
2631 <bitNumber>11</bitNumber>
\r
2632 <access>R/W</access>
\r
2637 <name>DYNBSEL</name>
\r
2638 <bitNumber>10</bitNumber>
\r
2639 <access>R/W</access>
\r
2644 <name>RXBSEL</name>
\r
2645 <bitNumber>9</bitNumber>
\r
2646 <access>R/W</access>
\r
2651 <name>STATBSEL</name>
\r
2652 <bitNumber>8</bitNumber>
\r
2653 <access>R/W</access>
\r
2658 <name>BYPASS_PLL1</name>
\r
2659 <bitNumber>6</bitNumber>
\r
2660 <access>R/W</access>
\r
2665 <name>OAMUX2</name>
\r
2666 <bitNumber>5</bitNumber>
\r
2667 <access>R/W</access>
\r
2672 <name>OAMUX1</name>
\r
2673 <bitNumber>4</bitNumber>
\r
2674 <access>R/W</access>
\r
2679 <name>OAMUX0</name>
\r
2680 <bitNumber>3</bitNumber>
\r
2681 <access>R/W</access>
\r
2686 <name>DYNASEL</name>
\r
2687 <bitNumber>2</bitNumber>
\r
2688 <access>R/W</access>
\r
2693 <name>RXASEL</name>
\r
2694 <bitNumber>1</bitNumber>
\r
2695 <access>R/W</access>
\r
2700 <name>STATASEL</name>
\r
2701 <bitNumber>0</bitNumber>
\r
2702 <access>R/W</access>
\r
2708 <name>CCC_PLL_CONFIG</name>
\r
2709 <addressOffset>0x54</addressOffset>
\r
2710 <absoluteAddress>0x40038054</absoluteAddress>
\r
2712 <access>R/W</access>
\r
2713 <resetValue>0x0</resetValue>
\r
2715 <name>POWERDOWN</name>
\r
2716 <bitNumber>31</bitNumber>
\r
2717 <access>R/W</access>
\r
2722 <name>VCOSEL2</name>
\r
2723 <bitNumber>24</bitNumber>
\r
2724 <access>R/W</access>
\r
2729 <name>VCOSEL1</name>
\r
2730 <bitNumber>23</bitNumber>
\r
2731 <access>R/W</access>
\r
2736 <name>VCOSEL0</name>
\r
2737 <bitNumber>22</bitNumber>
\r
2738 <access>R/W</access>
\r
2743 <name>XDLYSEL</name>
\r
2744 <bitNumber>21</bitNumber>
\r
2745 <access>R/W</access>
\r
2750 <name>FBDLY4</name>
\r
2751 <bitNumber>20</bitNumber>
\r
2752 <access>R/W</access>
\r
2757 <name>FBDLY3</name>
\r
2758 <bitNumber>19</bitNumber>
\r
2759 <access>R/W</access>
\r
2764 <name>FBDLY2</name>
\r
2765 <bitNumber>18</bitNumber>
\r
2766 <access>R/W</access>
\r
2771 <name>FBDLY1</name>
\r
2772 <bitNumber>17</bitNumber>
\r
2773 <access>R/W</access>
\r
2778 <name>FBDLY0</name>
\r
2779 <bitNumber>16</bitNumber>
\r
2780 <access>R/W</access>
\r
2785 <name>FBSEL1</name>
\r
2786 <bitNumber>15</bitNumber>
\r
2787 <access>R/W</access>
\r
2792 <name>FBSEL0</name>
\r
2793 <bitNumber>14</bitNumber>
\r
2794 <access>R/W</access>
\r
2799 <name>FBDIV6</name>
\r
2800 <bitNumber>13</bitNumber>
\r
2801 <access>R/W</access>
\r
2806 <name>FBDIV5</name>
\r
2807 <bitNumber>12</bitNumber>
\r
2808 <access>R/W</access>
\r
2813 <name>FBDIV4</name>
\r
2814 <bitNumber>11</bitNumber>
\r
2815 <access>R/W</access>
\r
2820 <name>FBDIV3</name>
\r
2821 <bitNumber>10</bitNumber>
\r
2822 <access>R/W</access>
\r
2827 <name>FBDIV2</name>
\r
2828 <bitNumber>9</bitNumber>
\r
2829 <access>R/W</access>
\r
2834 <name>FBDIV1</name>
\r
2835 <bitNumber>8</bitNumber>
\r
2836 <access>R/W</access>
\r
2841 <name>FBDIV0</name>
\r
2842 <bitNumber>7</bitNumber>
\r
2843 <access>R/W</access>
\r
2848 <name>FINDIV6</name>
\r
2849 <bitNumber>6</bitNumber>
\r
2850 <access>R/W</access>
\r
2855 <name>FINDIV5</name>
\r
2856 <bitNumber>5</bitNumber>
\r
2857 <access>R/W</access>
\r
2862 <name>FINDIV4</name>
\r
2863 <bitNumber>4</bitNumber>
\r
2864 <access>R/W</access>
\r
2869 <name>FINDIV3</name>
\r
2870 <bitNumber>3</bitNumber>
\r
2871 <access>R/W</access>
\r
2876 <name>FINDIV2</name>
\r
2877 <bitNumber>2</bitNumber>
\r
2878 <access>R/W</access>
\r
2883 <name>FINDIV1</name>
\r
2884 <bitNumber>1</bitNumber>
\r
2885 <access>R/W</access>
\r
2890 <name>FINDIV0</name>
\r
2891 <bitNumber>0</bitNumber>
\r
2892 <access>R/W</access>
\r
2898 <name>CCC_DLY_CONFIG</name>
\r
2899 <addressOffset>0x58</addressOffset>
\r
2900 <absoluteAddress>0x40038058</absoluteAddress>
\r
2902 <access>R/W</access>
\r
2903 <resetValue>0x0</resetValue>
\r
2905 <name>DLYA14</name>
\r
2906 <bitNumber>24</bitNumber>
\r
2907 <access>R/W</access>
\r
2912 <name>DLYA13</name>
\r
2913 <bitNumber>23</bitNumber>
\r
2914 <access>R/W</access>
\r
2919 <name>DLYA12</name>
\r
2920 <bitNumber>22</bitNumber>
\r
2921 <access>R/W</access>
\r
2926 <name>DLYA11</name>
\r
2927 <bitNumber>21</bitNumber>
\r
2928 <access>R/W</access>
\r
2933 <name>DLYA10</name>
\r
2934 <bitNumber>20</bitNumber>
\r
2935 <access>R/W</access>
\r
2940 <name>DLYA04</name>
\r
2941 <bitNumber>19</bitNumber>
\r
2942 <access>R/W</access>
\r
2947 <name>DLYA03</name>
\r
2948 <bitNumber>18</bitNumber>
\r
2949 <access>R/W</access>
\r
2954 <name>DLYA02</name>
\r
2955 <bitNumber>17</bitNumber>
\r
2956 <access>R/W</access>
\r
2961 <name>DLYA01</name>
\r
2962 <bitNumber>16</bitNumber>
\r
2963 <access>R/W</access>
\r
2968 <name>DLYA00</name>
\r
2969 <bitNumber>15</bitNumber>
\r
2970 <access>R/W</access>
\r
2975 <name>DLYHCC4</name>
\r
2976 <bitNumber>14</bitNumber>
\r
2977 <access>R/W</access>
\r
2982 <name>DLYHCC3</name>
\r
2983 <bitNumber>13</bitNumber>
\r
2984 <access>R/W</access>
\r
2989 <name>DLYHCC2</name>
\r
2990 <bitNumber>12</bitNumber>
\r
2991 <access>R/W</access>
\r
2996 <name>DLYHCC1</name>
\r
2997 <bitNumber>11</bitNumber>
\r
2998 <access>R/W</access>
\r
3003 <name>DLYHCC0</name>
\r
3004 <bitNumber>10</bitNumber>
\r
3005 <access>R/W</access>
\r
3010 <name>DLYHCB4</name>
\r
3011 <bitNumber>9</bitNumber>
\r
3012 <access>R/W</access>
\r
3017 <name>DLYHCB3</name>
\r
3018 <bitNumber>8</bitNumber>
\r
3019 <access>R/W</access>
\r
3024 <name>DLYHCB2</name>
\r
3025 <bitNumber>7</bitNumber>
\r
3026 <access>R/W</access>
\r
3031 <name>DLYHCB1</name>
\r
3032 <bitNumber>6</bitNumber>
\r
3033 <access>R/W</access>
\r
3038 <name>DLYHCB0</name>
\r
3039 <bitNumber>5</bitNumber>
\r
3040 <access>R/W</access>
\r
3045 <name>DLYHCA4</name>
\r
3046 <bitNumber>4</bitNumber>
\r
3047 <access>R/W</access>
\r
3052 <name>DLYHCA3</name>
\r
3053 <bitNumber>3</bitNumber>
\r
3054 <access>R/W</access>
\r
3059 <name>DLYHCA2</name>
\r
3060 <bitNumber>2</bitNumber>
\r
3061 <access>R/W</access>
\r
3066 <name>DLYHCA1</name>
\r
3067 <bitNumber>1</bitNumber>
\r
3068 <access>R/W</access>
\r
3073 <name>DLYHCA0</name>
\r
3074 <bitNumber>0</bitNumber>
\r
3075 <access>R/W</access>
\r
3081 <name>CCC_STATUS</name>
\r
3082 <addressOffset>0x5C</addressOffset>
\r
3083 <absoluteAddress>0x4003805C</absoluteAddress>
\r
3085 <access>R/W</access>
\r
3086 <resetValue>0x0</resetValue>
\r
3088 <name>PLLLOCK_SYNC</name>
\r
3089 <bitNumber>0</bitNumber>
\r
3090 <access>R/W</access>
\r
3096 <name>VTG_CTRL</name>
\r
3097 <addressOffset>0x64</addressOffset>
\r
3098 <absoluteAddress>0x40038064</absoluteAddress>
\r
3100 <access>R/W</access>
\r
3101 <resetValue>0x0</resetValue>
\r
3103 <name>BGPSMENABLE</name>
\r
3104 <bitNumber>4</bitNumber>
\r
3105 <access>R/W</access>
\r
3110 <name>VBATSELECT</name>
\r
3111 <bitNumber>3</bitNumber>
\r
3112 <access>R/W</access>
\r
3117 <name>RTCIF_CLRPUBINT</name>
\r
3118 <bitNumber>2</bitNumber>
\r
3119 <access>R/W</access>
\r
3124 <name>RTCIF_VRONENABLE</name>
\r
3125 <bitNumber>1</bitNumber>
\r
3126 <access>R/W</access>
\r
3131 <name>RTCIF_FWVRON</name>
\r
3132 <bitNumber>0</bitNumber>
\r
3133 <access>R/W</access>
\r
3139 <name>FAB_IF</name>
\r
3140 <addressOffset>0x6C</addressOffset>
\r
3141 <absoluteAddress>0x4003806C</absoluteAddress>
\r
3143 <access>R/W</access>
\r
3144 <resetValue>0x0</resetValue>
\r
3146 <name>FABCALIBFAIL</name>
\r
3147 <bitNumber>6</bitNumber>
\r
3148 <access>R/W</access>
\r
3153 <name>FABCALIBSTART</name>
\r
3154 <bitNumber>5</bitNumber>
\r
3155 <access>R/W</access>
\r
3160 <name>F2_LARGE_CT_XS</name>
\r
3161 <bitNumber>4</bitNumber>
\r
3162 <access>R/W</access>
\r
3167 <name>FAB_APB32</name>
\r
3168 <bitNumber>3</bitNumber>
\r
3169 <access>R/W</access>
\r
3174 <name>FAB_AHBIF</name>
\r
3175 <bitNumber>2</bitNumber>
\r
3176 <access>R/W</access>
\r
3181 <name>F2_AHBCAPABLE</name>
\r
3182 <bitNumber>1</bitNumber>
\r
3183 <access>R/W</access>
\r
3188 <name>FAB_AHB_BYPASS</name>
\r
3189 <bitNumber>0</bitNumber>
\r
3190 <access>R/W</access>
\r
3196 <name>APB_EXTN</name>
\r
3197 <addressOffset>0x70</addressOffset>
\r
3198 <absoluteAddress>0x40038070</absoluteAddress>
\r
3200 <access>R/W</access>
\r
3201 <resetValue>0x0</resetValue>
\r
3203 <name>APB16_XHOLD</name>
\r
3204 <bitNumber>15:0</bitNumber>
\r
3205 <access>R/W</access>
\r
3211 <name>LOOPBACK_CTRL</name>
\r
3212 <addressOffset>0x74</addressOffset>
\r
3213 <absoluteAddress>0x40038074</absoluteAddress>
\r
3215 <access>R/W</access>
\r
3216 <resetValue>0x0</resetValue>
\r
3218 <name>DSS_EMACLOOPBACK</name>
\r
3219 <bitNumber>4</bitNumber>
\r
3220 <access>R/W</access>
\r
3225 <name>DSS_GPIOLOOPBACK</name>
\r
3226 <bitNumber>3</bitNumber>
\r
3227 <access>R/W</access>
\r
3232 <name>DSS_I2CLOOPBACK</name>
\r
3233 <bitNumber>2</bitNumber>
\r
3234 <access>R/W</access>
\r
3239 <name>DSS_SPILOOPBACK</name>
\r
3240 <bitNumber>1</bitNumber>
\r
3241 <access>R/W</access>
\r
3246 <name>DSS_UARTLOOPBACK</name>
\r
3247 <bitNumber>0</bitNumber>
\r
3248 <access>R/W</access>
\r
3254 <name>IO_BANK_CONFIG</name>
\r
3255 <addressOffset>0x78</addressOffset>
\r
3256 <absoluteAddress>0x40038078</absoluteAddress>
\r
3258 <access>R/W</access>
\r
3259 <resetValue>0x0</resetValue>
\r
3261 <name>BTWEST</name>
\r
3262 <bitNumber>3:2</bitNumber>
\r
3263 <access>R/W</access>
\r
3268 <name>BTEAST</name>
\r
3269 <bitNumber>1:0</bitNumber>
\r
3270 <access>R/W</access>
\r
3276 <name>GPIN_SRC_SEL</name>
\r
3277 <addressOffset>0x7C</addressOffset>
\r
3278 <absoluteAddress>0x4003807C</absoluteAddress>
\r
3280 <access>R/W</access>
\r
3281 <resetValue>0x0</resetValue>
\r
3283 <name>DSS_GPINSOURCE[15]</name>
\r
3284 <bitNumber>15</bitNumber>
\r
3285 <access>R/W</access>
\r
3290 <name>DSS_GPINSOURCE[14]</name>
\r
3291 <bitNumber>14</bitNumber>
\r
3292 <access>R/W</access>
\r
3297 <name>DSS_GPINSOURCE[13]</name>
\r
3298 <bitNumber>13</bitNumber>
\r
3299 <access>R/W</access>
\r
3304 <name>DSS_GPINSOURCE[12]</name>
\r
3305 <bitNumber>12</bitNumber>
\r
3306 <access>R/W</access>
\r
3311 <name>DSS_GPINSOURCE[11]</name>
\r
3312 <bitNumber>11</bitNumber>
\r
3313 <access>R/W</access>
\r
3318 <name>DSS_GPINSOURCE[10]</name>
\r
3319 <bitNumber>10</bitNumber>
\r
3320 <access>R/W</access>
\r
3325 <name>DSS_GPINSOURCE[9]</name>
\r
3326 <bitNumber>9</bitNumber>
\r
3327 <access>R/W</access>
\r
3332 <name>DSS_GPINSOURCE[8]</name>
\r
3333 <bitNumber>8</bitNumber>
\r
3334 <access>R/W</access>
\r
3339 <name>DSS_GPINSOURCE[7]</name>
\r
3340 <bitNumber>7</bitNumber>
\r
3341 <access>R/W</access>
\r
3346 <name>DSS_GPINSOURCE[6]</name>
\r
3347 <bitNumber>6</bitNumber>
\r
3348 <access>R/W</access>
\r
3353 <name>DSS_GPINSOURCE[5]</name>
\r
3354 <bitNumber>5</bitNumber>
\r
3355 <access>R/W</access>
\r
3360 <name>DSS_GPINSOURCE[4]</name>
\r
3361 <bitNumber>4</bitNumber>
\r
3362 <access>R/W</access>
\r
3367 <name>DSS_GPINSOURCE[3]</name>
\r
3368 <bitNumber>3</bitNumber>
\r
3369 <access>R/W</access>
\r
3374 <name>DSS_GPINSOURCE[2]</name>
\r
3375 <bitNumber>2</bitNumber>
\r
3376 <access>R/W</access>
\r
3381 <name>DSS_GPINSOURCE[1]</name>
\r
3382 <bitNumber>1</bitNumber>
\r
3383 <access>R/W</access>
\r
3388 <name>DSS_GPINSOURCE[0]</name>
\r
3389 <bitNumber>0</bitNumber>
\r
3390 <access>R/W</access>
\r
3400 <fullPinName>DEV_KIT_DEMO_MSS_0:MDDR_APB_SLAVE</fullPinName>
\r
3401 <remapAddress>0x40020800</remapAddress>
\r
3402 <fullAddressSpace>0x40020800 - 0x40020FFF</fullAddressSpace>
\r
3403 <range>0x800</range>
\r
3406 <name>CORESF2CONFIG_0</name>
\r
3407 <fullPinName>DEV_KIT_DEMO:SDIF1_APBmslave</fullPinName>
\r
3408 <remapAddress>0x4002C000</remapAddress>
\r
3409 <fullAddressSpace>0x4002C000 - 0x4002E3FF</fullAddressSpace>
\r
3410 <range>0x2400</range>
\r
3416 <remapAddress>0x40017000</remapAddress>
\r
3417 <fullAddressSpace>0x40017000 - 0x40017FFF</fullAddressSpace>
\r
3418 <range>0x1000</range>
\r
3421 <name>COMBLK</name>
\r
3424 <remapAddress>0x40016000</remapAddress>
\r
3425 <fullAddressSpace>0x40016000 - 0x40016FFF</fullAddressSpace>
\r
3426 <range>0x1000</range>
\r
3432 <remapAddress>0x40014000</remapAddress>
\r
3433 <fullAddressSpace>0x40014000 - 0x40014FFF</fullAddressSpace>
\r
3434 <range>0x1000</range>
\r
3440 <remapAddress>0x40013000</remapAddress>
\r
3441 <fullAddressSpace>0x40013000 - 0x40013FFF</fullAddressSpace>
\r
3442 <range>0x1000</range>
\r
3445 <name>I2C_1</name>
\r
3448 <remapAddress>0x40012000</remapAddress>
\r
3449 <fullAddressSpace>0x40012000 - 0x40012FFF</fullAddressSpace>
\r
3450 <range>0x1000</range>
\r
3453 <name>MMUART_1</name>
\r
3456 <remapAddress>0x40010000</remapAddress>
\r
3457 <fullAddressSpace>0x40010000 - 0x40010FFF</fullAddressSpace>
\r
3458 <range>0x1000</range>
\r
3461 <name>H2FINTERRUPT</name>
\r
3464 <remapAddress>0x40006000</remapAddress>
\r
3465 <fullAddressSpace>0x40006000 - 0x40006FFF</fullAddressSpace>
\r
3466 <range>0x1000</range>
\r
3469 <name>WATCHDOG</name>
\r
3472 <remapAddress>0x40005000</remapAddress>
\r
3473 <fullAddressSpace>0x40005000 - 0x40005FFF</fullAddressSpace>
\r
3474 <range>0x1000</range>
\r
3477 <name>TIMER</name>
\r
3480 <remapAddress>0x40004000</remapAddress>
\r
3481 <fullAddressSpace>0x40004000 - 0x40004FFF</fullAddressSpace>
\r
3482 <range>0x1000</range>
\r
3488 <remapAddress>0x40003000</remapAddress>
\r
3489 <fullAddressSpace>0x40003000 - 0x40003FFF</fullAddressSpace>
\r
3490 <range>0x1000</range>
\r
3493 <name>I2C_0</name>
\r
3496 <remapAddress>0x40002000</remapAddress>
\r
3497 <fullAddressSpace>0x40002000 - 0x40002FFF</fullAddressSpace>
\r
3498 <range>0x1000</range>
\r
3501 <name>SPI_0</name>
\r
3504 <remapAddress>0x40001000</remapAddress>
\r
3505 <fullAddressSpace>0x40001000 - 0x40001FFF</fullAddressSpace>
\r
3506 <range>0x1000</range>
\r
3509 <name>RECYCLED_ESRAM1</name>
\r
3512 <remapAddress>0x20012000</remapAddress>
\r
3513 <fullAddressSpace>0x20012000 - 0x20013FFF</fullAddressSpace>
\r
3514 <range>0x00002000</range>
\r
3517 <name>RECYCLED_ESRAM0</name>
\r
3520 <remapAddress>0x20010000</remapAddress>
\r
3521 <fullAddressSpace>0x20010000 - 0x20011FFF</fullAddressSpace>
\r
3522 <range>0x00002000</range>
\r
3525 <name>ESRAM1</name>
\r
3528 <remapAddress>0x20008000</remapAddress>
\r
3529 <fullAddressSpace>0x20008000 - 0x2000FFFF</fullAddressSpace>
\r
3530 <range>0x00008000</range>
\r
3533 <name>ESRAM0</name>
\r
3536 <remapAddress>0x00080000</remapAddress>
\r
3537 <fullAddressSpace>0x00080000 - 0x00087FFF</fullAddressSpace>
\r
3538 <range>0x00008000</range>
\r
3542 <name>COREABC_0</name>
\r
3543 <master>COREABC_0</master>
\r
3550 <name>FIC32_0</name>
\r
3551 <fullPinName>DEV_KIT_DEMO_0:FIC_0_APB_SLAVE</fullPinName>
\r
3552 <remapAddress>0x00000000</remapAddress>
\r
3553 <fullAddressSpace>0x00000000 - 0x0000FFFF</fullAddressSpace>
\r
3554 <range>0x00010000</range>
\r