]> git.sur5r.net Git - freertos/blobdiff - FreeRTOS/Source/portable/GCC/RX600/port.c
Update version number ready for V8.2.1 release.
[freertos] / FreeRTOS / Source / portable / GCC / RX600 / port.c
index 8c07e686c867cd6d23a614b99246c92e721e50ab..205f4cfaab97e241772fb8c0b690553d60004d21 100644 (file)
@@ -1,59 +1,64 @@
 /*\r
-    FreeRTOS V7.5.1 - Copyright (C) 2013 Real Time Engineers Ltd.\r
+    FreeRTOS V8.2.1 - Copyright (C) 2015 Real Time Engineers Ltd.\r
+    All rights reserved\r
 \r
     VISIT http://www.FreeRTOS.org TO ENSURE YOU ARE USING THE LATEST VERSION.\r
 \r
-    ***************************************************************************\r
-     *                                                                       *\r
-     *    FreeRTOS provides completely free yet professionally developed,    *\r
-     *    robust, strictly quality controlled, supported, and cross          *\r
-     *    platform software that has become a de facto standard.             *\r
-     *                                                                       *\r
-     *    Help yourself get started quickly and support the FreeRTOS         *\r
-     *    project by purchasing a FreeRTOS tutorial book, reference          *\r
-     *    manual, or both from: http://www.FreeRTOS.org/Documentation        *\r
-     *                                                                       *\r
-     *    Thank you!                                                         *\r
-     *                                                                       *\r
-    ***************************************************************************\r
-\r
     This file is part of the FreeRTOS distribution.\r
 \r
     FreeRTOS is free software; you can redistribute it and/or modify it under\r
     the terms of the GNU General Public License (version 2) as published by the\r
     Free Software Foundation >>!AND MODIFIED BY!<< the FreeRTOS exception.\r
 \r
-    >>! NOTE: The modification to the GPL is included to allow you to distribute\r
-    >>! a combined work that includes FreeRTOS without being obliged to provide\r
-    >>! the source code for proprietary components outside of the FreeRTOS\r
-    >>! kernel.\r
+    ***************************************************************************\r
+    >>!   NOTE: The modification to the GPL is included to allow you to     !<<\r
+    >>!   distribute a combined work that includes FreeRTOS without being   !<<\r
+    >>!   obliged to provide the source code for proprietary components     !<<\r
+    >>!   outside of the FreeRTOS kernel.                                   !<<\r
+    ***************************************************************************\r
 \r
     FreeRTOS is distributed in the hope that it will be useful, but WITHOUT ANY\r
     WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS\r
-    FOR A PARTICULAR PURPOSE.  Full license text is available from the following\r
+    FOR A PARTICULAR PURPOSE.  Full license text is available on the following\r
     link: http://www.freertos.org/a00114.html\r
 \r
-    1 tab == 4 spaces!\r
-\r
     ***************************************************************************\r
      *                                                                       *\r
-     *    Having a problem?  Start by reading the FAQ "My application does   *\r
-     *    not run, what could be wrong?"                                     *\r
+     *    FreeRTOS provides completely free yet professionally developed,    *\r
+     *    robust, strictly quality controlled, supported, and cross          *\r
+     *    platform software that is more than just the market leader, it     *\r
+     *    is the industry's de facto standard.                               *\r
      *                                                                       *\r
-     *    http://www.FreeRTOS.org/FAQHelp.html                               *\r
+     *    Help yourself get started quickly while simultaneously helping     *\r
+     *    to support the FreeRTOS project by purchasing a FreeRTOS           *\r
+     *    tutorial book, reference manual, or both:                          *\r
+     *    http://www.FreeRTOS.org/Documentation                              *\r
      *                                                                       *\r
     ***************************************************************************\r
 \r
-    http://www.FreeRTOS.org - Documentation, books, training, latest versions,\r
-    license and Real Time Engineers Ltd. contact details.\r
+    http://www.FreeRTOS.org/FAQHelp.html - Having a problem?  Start by reading\r
+    the FAQ page "My application does not run, what could be wrong?".  Have you\r
+    defined configASSERT()?\r
+\r
+    http://www.FreeRTOS.org/support - In return for receiving this top quality\r
+    embedded software for free we request you assist our global community by\r
+    participating in the support forum.\r
+\r
+    http://www.FreeRTOS.org/training - Investing in training allows your team to\r
+    be as productive as possible as early as possible.  Now you can receive\r
+    FreeRTOS training directly from Richard Barry, CEO of Real Time Engineers\r
+    Ltd, and the world's leading authority on the world's leading RTOS.\r
 \r
     http://www.FreeRTOS.org/plus - A selection of FreeRTOS ecosystem products,\r
     including FreeRTOS+Trace - an indispensable productivity tool, a DOS\r
     compatible FAT file system, and our tiny thread aware UDP/IP stack.\r
 \r
-    http://www.OpenRTOS.com - Real Time Engineers ltd license FreeRTOS to High\r
-    Integrity Systems to sell under the OpenRTOS brand.  Low cost OpenRTOS\r
-    licenses offer ticketed support, indemnification and middleware.\r
+    http://www.FreeRTOS.org/labs - Where new FreeRTOS products go to incubate.\r
+    Come and try FreeRTOS+TCP, our new open source TCP/IP stack for FreeRTOS.\r
+\r
+    http://www.OpenRTOS.com - Real Time Engineers ltd. license FreeRTOS to High\r
+    Integrity Systems ltd. to sell under the OpenRTOS brand.  Low cost OpenRTOS\r
+    licenses offer ticketed support, indemnification and commercial middleware.\r
 \r
     http://www.SafeRTOS.com - High Integrity Systems also provide a safety\r
     engineered and independently SIL3 certified version for use in safety and\r
 \r
 /*-----------------------------------------------------------*/\r
 \r
-/* Tasks should start with interrupts enabled and in Supervisor mode, therefore \r
+/* Tasks should start with interrupts enabled and in Supervisor mode, therefore\r
 PSW is set with U and I set, and PM and IPL clear. */\r
-#define portINITIAL_PSW     ( ( portSTACK_TYPE ) 0x00030000 )\r
-#define portINITIAL_FPSW    ( ( portSTACK_TYPE ) 0x00000100 )\r
+#define portINITIAL_PSW     ( ( StackType_t ) 0x00030000 )\r
+#define portINITIAL_FPSW    ( ( StackType_t ) 0x00000100 )\r
 \r
 /* These macros allow a critical section to be added around the call to\r
-xTaskIncrementTick(), which is only ever called from interrupts at the kernel \r
-priority - ie a known priority.  Therefore these local macros are a slight \r
-optimisation compared to calling the global SET/CLEAR_INTERRUPT_MASK macros, \r
+xTaskIncrementTick(), which is only ever called from interrupts at the kernel\r
+priority - ie a known priority.  Therefore these local macros are a slight\r
+optimisation compared to calling the global SET/CLEAR_INTERRUPT_MASK macros,\r
 which would require the old IPL to be read first and stored in a local variable. */\r
 #define portDISABLE_INTERRUPTS_FROM_KERNEL_ISR()       __asm volatile ( "MVTIPL        %0" ::"i"(configMAX_SYSCALL_INTERRUPT_PRIORITY) )\r
 #define portENABLE_INTERRUPTS_FROM_KERNEL_ISR()        __asm volatile ( "MVTIPL        %0" ::"i"(configKERNEL_INTERRUPT_PRIORITY) )\r
@@ -95,7 +100,7 @@ which would require the old IPL to be read first and stored in a local variable.
 \r
 /*\r
  * Function to start the first task executing - written in asm code as direct\r
- * access to registers is required. \r
+ * access to registers is required.\r
  */\r
 static void prvStartFirstTask( void ) __attribute__((naked));\r
 \r
@@ -117,19 +122,19 @@ extern void *pxCurrentTCB;
 \r
 /*-----------------------------------------------------------*/\r
 \r
-/* \r
- * See header file for description. \r
+/*\r
+ * See header file for description.\r
  */\r
-portSTACK_TYPE *pxPortInitialiseStack( portSTACK_TYPE *pxTopOfStack, pdTASK_CODE pxCode, void *pvParameters )\r
+StackType_t *pxPortInitialiseStack( StackType_t *pxTopOfStack, TaskFunction_t pxCode, void *pvParameters )\r
 {\r
        /* R0 is not included as it is the stack pointer. */\r
-       \r
+\r
        *pxTopOfStack = 0x00;\r
        pxTopOfStack--;\r
        *pxTopOfStack = portINITIAL_PSW;\r
        pxTopOfStack--;\r
-       *pxTopOfStack = ( portSTACK_TYPE ) pxCode;\r
-       \r
+       *pxTopOfStack = ( StackType_t ) pxCode;\r
+\r
        /* When debugging it can be useful if every register is set to a known\r
        value.  Otherwise code space can be saved by just setting the registers\r
        that need to be set. */\r
@@ -170,9 +175,9 @@ portSTACK_TYPE *pxPortInitialiseStack( portSTACK_TYPE *pxTopOfStack, pdTASK_CODE
                pxTopOfStack -= 15;\r
        }\r
        #endif\r
-       \r
-       *pxTopOfStack = ( portSTACK_TYPE ) pvParameters; /* R1 */\r
-       pxTopOfStack--;                         \r
+\r
+       *pxTopOfStack = ( StackType_t ) pvParameters; /* R1 */\r
+       pxTopOfStack--;\r
        *pxTopOfStack = portINITIAL_FPSW;\r
        pxTopOfStack--;\r
        *pxTopOfStack = 0x12345678; /* Accumulator. */\r
@@ -183,7 +188,7 @@ portSTACK_TYPE *pxPortInitialiseStack( portSTACK_TYPE *pxTopOfStack, pdTASK_CODE
 }\r
 /*-----------------------------------------------------------*/\r
 \r
-portBASE_TYPE xPortStartScheduler( void )\r
+BaseType_t xPortStartScheduler( void )\r
 {\r
 extern void vApplicationSetupTimerInterrupt( void );\r
 \r
@@ -191,16 +196,16 @@ extern void vApplicationSetupTimerInterrupt( void );
        if( pxCurrentTCB != NULL )\r
        {\r
                /* Call an application function to set up the timer that will generate the\r
-               tick interrupt.  This way the application can decide which peripheral to \r
+               tick interrupt.  This way the application can decide which peripheral to\r
                use.  A demo application is provided to show a suitable example. */\r
                vApplicationSetupTimerInterrupt();\r
 \r
-               /* Enable the software interrupt. */            \r
+               /* Enable the software interrupt. */\r
                _IEN( _ICU_SWINT ) = 1;\r
-               \r
+\r
                /* Ensure the software interrupt is clear. */\r
                _IR( _ICU_SWINT ) = 0;\r
-               \r
+\r
                /* Ensure the software interrupt is set to the kernel priority. */\r
                _IPR( _ICU_SWINT ) = configKERNEL_INTERRUPT_PRIORITY;\r
 \r
@@ -215,43 +220,45 @@ extern void vApplicationSetupTimerInterrupt( void );
 \r
 void vPortEndScheduler( void )\r
 {\r
-       /* Not implemented as there is nothing to return to. */\r
+       /* Not implemented in ports where there is nothing to return to.\r
+       Artificially force an assert. */\r
+       configASSERT( pxCurrentTCB == NULL );\r
 }\r
 /*-----------------------------------------------------------*/\r
 \r
 static void prvStartFirstTask( void )\r
 {\r
        __asm volatile\r
-       (       \r
+       (\r
                /* When starting the scheduler there is nothing that needs moving to the\r
                interrupt stack because the function is not called from an interrupt.\r
                Just ensure the current stack is the user stack. */\r
                "SETPSW         U                                               \n" \\r
 \r
-               /* Obtain the location of the stack associated with which ever task \r
+               /* Obtain the location of the stack associated with which ever task\r
                pxCurrentTCB is currently pointing to. */\r
                "MOV.L          #_pxCurrentTCB, R15             \n" \\r
                "MOV.L          [R15], R15                              \n" \\r
                "MOV.L          [R15], R0                               \n" \\r
 \r
-               /* Restore the registers from the stack of the task pointed to by \r
+               /* Restore the registers from the stack of the task pointed to by\r
                pxCurrentTCB. */\r
            "POP                R15                                             \n" \\r
-               \r
+\r
                /* Accumulator low 32 bits. */\r
            "MVTACLO    R15                                     \n" \\r
            "POP                R15                                             \n" \\r
-               \r
+\r
                /* Accumulator high 32 bits. */\r
            "MVTACHI    R15                                     \n" \\r
            "POP                R15                                             \n" \\r
-               \r
+\r
                /* Floating point status word. */\r
            "MVTC               R15, FPSW                               \n" \\r
-               \r
+\r
                /* R1 to R15 - R0 is not included as it is the SP. */\r
            "POPM               R1-R15                                  \n" \\r
-               \r
+\r
                /* This pops the remaining registers. */\r
            "RTE                                                                \n" \\r
            "NOP                                                                \n" \\r
@@ -268,18 +275,18 @@ void vSoftwareInterruptISR( void )
                "SETPSW         I                                                       \n" \\r
 \r
                /* Move the data that was automatically pushed onto the interrupt stack when\r
-               the interrupt occurred from the interrupt stack to the user stack.  \r
-       \r
+               the interrupt occurred from the interrupt stack to the user stack.\r
+\r
                R15 is saved before it is clobbered. */\r
                "PUSH.L         R15                                                     \n" \\r
-       \r
+\r
                /* Read the user stack pointer. */\r
                "MVFC           USP, R15                                        \n" \\r
-       \r
+\r
                /* Move the address down to the data being moved. */\r
                "SUB            #12, R15                                        \n" \\r
                "MVTC           R15, USP                                        \n" \\r
-       \r
+\r
                /* Copy the data across, R15, then PC, then PSW. */\r
                "MOV.L          [ R0 ], [ R15 ]                         \n" \\r
                "MOV.L          4[ R0 ], 4[ R15 ]                       \n" \\r
@@ -287,22 +294,22 @@ void vSoftwareInterruptISR( void )
 \r
                /* Move the interrupt stack pointer to its new correct position. */\r
                "ADD            #12, R0                                         \n" \\r
-       \r
+\r
                /* All the rest of the registers are saved directly to the user stack. */\r
                "SETPSW         U                                                       \n" \\r
 \r
                /* Save the rest of the general registers (R15 has been saved already). */\r
                "PUSHM          R1-R14                                          \n" \\r
-       \r
+\r
                /* Save the FPSW and accumulator. */\r
                "MVFC           FPSW, R15                                       \n" \\r
                "PUSH.L         R15                                                     \n" \\r
                "MVFACHI        R15                                                     \n" \\r
                "PUSH.L         R15                                                     \n" \\r
-               \r
+\r
                /* Middle word. */\r
                "MVFACMI        R15                                                     \n" \\r
-               \r
+\r
                /* Shifted left as it is restored to the low order word. */\r
                "SHLL           #16, R15                                        \n" \\r
                "PUSH.L         R15                                                     \n" \\r
@@ -311,7 +318,7 @@ void vSoftwareInterruptISR( void )
                "MOV.L          #_pxCurrentTCB, R15                     \n" \\r
                "MOV.L          [ R15 ], R15                            \n" \\r
                "MOV.L          R0, [ R15 ]                                     \n" \\r
-                       \r
+\r
                /* Ensure the interrupt mask is set to the syscall priority while the kernel\r
                structures are being accessed. */\r
                "MVTIPL         %0                                                      \n" \\r
@@ -349,7 +356,7 @@ void vTickISR( void )
 {\r
        /* Re-enabled interrupts. */\r
        __asm volatile( "SETPSW I" );\r
-       \r
+\r
        /* Increment the tick, and perform any processing the new tick value\r
        necessitates.  Ensure IPL is at the max syscall value first. */\r
        portDISABLE_INTERRUPTS_FROM_KERNEL_ISR();\r
@@ -363,24 +370,24 @@ void vTickISR( void )
 }\r
 /*-----------------------------------------------------------*/\r
 \r
-unsigned long ulPortGetIPL( void )\r
+uint32_t ulPortGetIPL( void )\r
 {\r
        __asm volatile\r
-       ( \r
+       (\r
                "MVFC   PSW, R1                 \n"     \\r
                "SHLR   #24, R1                 \n"     \\r
                "RTS                                      "\r
        );\r
-       \r
+\r
        /* This will never get executed, but keeps the compiler from complaining. */\r
        return 0;\r
 }\r
 /*-----------------------------------------------------------*/\r
 \r
-void vPortSetIPL( unsigned long ulNewIPL )\r
+void vPortSetIPL( uint32_t ulNewIPL )\r
 {\r
        __asm volatile\r
-       ( \r
+       (\r
                "PUSH   R5                              \n" \\r
                "MVFC   PSW, R5                 \n"     \\r
                "SHLL   #24, R1                 \n" \\r