+/******************** (C) COPYRIGHT 2008 STMicroelectronics ********************\r
+* File Name : stm32fxxx_eth.h\r
+* Author : MCD Application Team\r
+* Version : V0.0.1\r
+* Date : 12/17/2008\r
+* Desciption : This file contains all the functions prototypes for the\r
+* ETHERNET firmware library.\r
+********************************************************************************\r
+* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS\r
+* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.\r
+* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,\r
+* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE\r
+* CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING\r
+* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.\r
+*******************************************************************************/\r
+\r
+/* Define to prevent recursive inclusion -------------------------------------*/\r
+#ifndef __STM32FXXX_ETH_H\r
+#define __STM32FXXX_ETH_H\r
+\r
+/* Includes ------------------------------------------------------------------*/\r
+#include "stm32fxxx_eth_map.h"\r
+\r
+/* Exported types ------------------------------------------------------------*/\r
+/* ETHERNET MAC Init structure definition */\r
+typedef struct {\r
+ /* MAC ----------------------------------*/\r
+ u32 ETH_AutoNegotiation; /* Selects or not the AutoNegotiation with the external PHY */\r
+ u32 ETH_Watchdog; /* Enable/disable Watchdog timer */\r
+ u32 ETH_Jabber; /* Enable/disable Jabber timer */\r
+ u32 ETH_JumboFrame; /* Enable/disable Jumbo frame */\r
+ u32 ETH_InterFrameGap; /* Selects minimum IFG between frames during transmission */\r
+ u32 ETH_CarrierSense; /* Enable/disable Carrier Sense */\r
+ u32 ETH_Speed; /* Indicates the Ethernet speed: 10/100 Mbps */\r
+ u32 ETH_ReceiveOwn; /* Enable/disable the reception of frames when the TX_EN signal is asserted in Half-Duplex mode */\r
+ u32 ETH_LoopbackMode; /* Enable/disable internal MAC MII Loopback mode */\r
+ u32 ETH_Mode; /* Selects the MAC duplex mode: Half-Duplex or Full-Duplex mode */\r
+ u32 ETH_ChecksumOffload; /* Enable/disable the calculation of complement sum of all received Ethernet frame payloads */\r
+ u32 ETH_RetryTransmission; /* Enable/disable the MAC attempt retries transmission, based on the settings of BL, when a colision occurs (Half-Duplex mode) */\r
+ u32 ETH_AutomaticPadCRCStrip; /* Enable/disable Automatic MAC Pad/CRC Stripping */\r
+ u32 ETH_BackOffLimit; /* Selects the BackOff limit value */\r
+ u32 ETH_DeferralCheck; /* Enable/disable deferral check function (Half-Duplex mode) */\r
+ u32 ETH_ReceiveAll; /* Enable/disable all frames reception by the MAC (No fitering)*/\r
+ u32 ETH_SourceAddrFilter; /* Selects EnableNormal/EnableInverse/disable Source Address Filter comparison */\r
+ u32 ETH_PassControlFrames; /* Selects None/All/FilterPass of all control frames (including unicast and multicast PAUSE frames) */\r
+ u32 ETH_BroadcastFramesReception; /* Enable/disable reception of Broadcast Frames */\r
+ u32 ETH_DestinationAddrFilter; /* Selects EnableNormal/EnableInverse destination filter for both unicast and multicast frames */\r
+ u32 ETH_PromiscuousMode; /* Enable/disable Promiscuous Mode */\r
+ u32 ETH_MulticastFramesFilter; /* Selects the Multicast Frames filter: None/HashTableFilter/PerfectFilter/PerfectHashTableFilter */\r
+ u32 ETH_UnicastFramesFilter; /* Selects the Unicast Frames filter: HashTableFilter/PerfectFilter/PerfectHashTableFilter */\r
+ u32 ETH_HashTableHigh; /* This field contains the higher 32 bits of Hash table. */\r
+ u32 ETH_HashTableLow; /* This field contains the lower 32 bits of Hash table. */\r
+ u32 ETH_PauseTime; /* This field holds the value to be used in the Pause Time field in the transmit control frame */\r
+ u32 ETH_ZeroQuantaPause; /* Enable/disable the automatic generation of Zero-Quanta Pause Control frames */\r
+ u32 ETH_PauseLowThreshold; /* This field configures the threshold of the PAUSE to be checked for automatic retransmission of PAUSE Frame */\r
+ u32 ETH_UnicastPauseFrameDetect; /* Enable/disable MAC to detect the Pause frames (with MAC Address0 unicast address and unique multicast address) */\r
+ u32 ETH_ReceiveFlowControl; /* Enable/disable the MAC to decode the received Pause frame and disable its transmitter for a specified (Pause Time) time */\r
+ u32 ETH_TransmitFlowControl; /* Enable/disable the MAC to transmit Pause frames (Full-Duplex mode) or the MAC back-pressure operation (Half-Duplex mode) */\r
+ u32 ETH_VLANTagComparison; /* Selects the 12-bit VLAN identifier or the complete 16-bit VLAN tag for comparison and filtering */\r
+ u32 ETH_VLANTagIdentifier; /* VLAN tag identifier for receive frames */\r
+\r
+ /* DMA --------------------------*/\r
+ u32 ETH_DropTCPIPChecksumErrorFrame; /* Enable/disable Dropping of TCP/IP Checksum Error Frames */\r
+ u32 ETH_ReceiveStoreForward; /* Enable/disable Receive store and forward */\r
+ u32 ETH_FlushReceivedFrame; /* Enable/disable flushing of received frames */\r
+ u32 ETH_TransmitStoreForward; /* Enable/disable Transmit store and forward */\r
+ u32 ETH_TransmitThresholdControl; /* Selects the Transmit Threshold Control */\r
+ u32 ETH_ForwardErrorFrames; /* Enable/disable forward to DMA of all frames except runt error frames */\r
+ u32 ETH_ForwardUndersizedGoodFrames; /* Enable/disable Rx FIFO to forward Undersized frames (frames with no Error and length less than 64 bytes) including pad-bytes and CRC) */\r
+ u32 ETH_ReceiveThresholdControl; /* Selects the threshold level of the Receive FIFO */\r
+ u32 ETH_SecondFrameOperate; /* Enable/disable the DMA process of a second frame of Transmit data even before status for first frame is obtained */\r
+ u32 ETH_AddressAlignedBeats; /* Enable/disable Address Aligned Beats */\r
+ u32 ETH_FixedBurst; /* Enable/disable the AHB Master interface fixed burst transfers */\r
+ u32 ETH_RxDMABurstLength; /* Indicate the maximum number of beats to be transferred in one Rx DMA transaction */\r
+ u32 ETH_TxDMABurstLength; /* Indicate the maximum number of beats to be transferred in one Tx DMA transaction */\r
+ u32 ETH_DescriptorSkipLength; /* Specifies the number of word to skip between two unchained descriptors (Ring mode) */\r
+ u32 ETH_DMAArbitration; /* Selects DMA Tx/Rx arbitration */\r
+}ETH_InitTypeDef;\r
+\r
+/*----------------------------------------------------------------------------*/\r
+/* DMA descriptors types */\r
+/*----------------------------------------------------------------------------*/\r
+/* ETHERNET DMA Desciptors data structure definition */\r
+typedef struct {\r
+ volatile u32 Status; /* Status */\r
+ volatile u32 ControlBufferSize; /* Control and Buffer1, Buffer2 lengths */\r
+ volatile u32 Buffer1Addr; /* Buffer1 address pointer */\r
+ volatile u32 Buffer2NextDescAddr; /* Buffer2 or next descriptor address pointer */\r
+} ETH_DMADESCTypeDef;\r
+\r
+/* Exported constants --------------------------------------------------------*/\r
+\r
+/*----------------------------------------------------------------------------*/\r
+/* ETHERNET Frames defines */\r
+/*----------------------------------------------------------------------------*/\r
+/* ENET Buffers setting */\r
+#define ETH_MAX_PACKET_SIZE 1520 /* ETH_HEADER + ETH_EXTRA + MAX_ETH_PAYLOAD + ETH_CRC */\r
+#define ETH_HEADER 14 /* 6 byte Dest addr, 6 byte Src addr, 2 byte length/type */\r
+#define ETH_CRC 4 /* Ethernet CRC */\r
+#define ETH_EXTRA 2 /* Extra bytes in some cases */\r
+#define VLAN_TAG 4 /* optional 802.1q VLAN Tag */\r
+#define MIN_ETH_PAYLOAD 46 /* Minimum Ethernet payload size */\r
+#define MAX_ETH_PAYLOAD 1500 /* Maximum Ethernet payload size */\r
+#define JUMBO_FRAME_PAYLOAD 9000 /* Jumbo frame payload size */\r
+\r
+/*--------------------------------------------------------*/\r
+/* Ethernet DMA descriptors registers bits definition */\r
+/*--------------------------------------------------------*/\r
+/* DMA Tx Desciptor ---------------------------------------------------------*/\r
+/*-----------------------------------------------------------------------------------------------\r
+ TDES0 | OWN(31) | CTRL[30:26] | Reserved[25:24] | CTRL[23:20] | Reserved[19:17] | Status[16:0] | |\r
+ -----------------------------------------------------------------------------------------------\r
+ TDES1 | Reserved[31:29] | Buffer2 ByteCount[28:16] | Reserved[15:13] | Buffer1 ByteCount[12:0] |\r
+ -----------------------------------------------------------------------------------------------\r
+ TDES2 | Buffer1 Address [31:0] |\r
+ -----------------------------------------------------------------------------------------------\r
+ TDES3 | Buffer2 Address [31:0] / Next Desciptor Address [31:0] |\r
+ ----------------------------------------------------------------------------------------------*/\r
+\r
+/* Bit definition of TDES0 register: DMA Tx descriptor status register */\r
+#define ETH_DMATxDesc_OWN (0x80000000UL) /* OWN bit: descriptor is owned by DMA engine */\r
+#define ETH_DMATxDesc_IC ((u32)0x40000000) /* Interrupt on Completion */\r
+#define ETH_DMATxDesc_LS ((u32)0x20000000) /* Last Segment */\r
+#define ETH_DMATxDesc_FS ((u32)0x10000000) /* First Segment */\r
+#define ETH_DMATxDesc_DC ((u32)0x08000000) /* Disable CRC */\r
+#define ETH_DMATxDesc_DP ((u32)0x04000000) /* Disable Padding */\r
+#define ETH_DMATxDesc_TTSE ((u32)0x02000000) /* Transmit Time Stamp Enable */\r
+#define ETH_DMATxDesc_CIC ((u32)0x00C00000) /* Checksum Insertion Control: 4 cases */\r
+ #define ETH_DMATxDesc_CIC_ByPass ((u32)0x00000000) /* Do Nothing: Checksum Engine is bypassed */\r
+ #define ETH_DMATxDesc_CIC_IPV4Header ((u32)0x00400000) /* IPV4 header Checksum Insertion */\r
+ #define ETH_DMATxDesc_CIC_TCPUDPICMP_Segment ((u32)0x00800000) /* TCP/UDP/ICMP Checksum Insertion calculated over segment only */\r
+ #define ETH_DMATxDesc_CIC_TCPUDPICMP_Full ((u32)0x00C00000) /* TCP/UDP/ICMP Checksum Insertion fully calculated */\r
+#define ETH_DMATxDesc_TER ((u32)0x00200000) /* Transmit End of Ring */\r
+#define ETH_DMATxDesc_TCH ((u32)0x00100000) /* Second Address Chained */\r
+#define ETH_DMATxDesc_TTSS ((u32)0x00020000) /* Tx Time Stamp Status */\r
+#define ETH_DMATxDesc_IHE ((u32)0x00010000) /* IP Header Error */\r
+#define ETH_DMATxDesc_ES ((u32)0x00008000) /* Error summary: OR of the following bits: UE || ED || EC || LCO || NC || LCA || FF || JT */\r
+#define ETH_DMATxDesc_JT ((u32)0x00004000) /* Jabber Timeout */\r
+#define ETH_DMATxDesc_FF ((u32)0x00002000) /* Frame Flushed: DMA/MTL flushed the frame due to SW flush */\r
+#define ETH_DMATxDesc_PCE ((u32)0x00001000) /* Payload Checksum Error */\r
+#define ETH_DMATxDesc_LCA ((u32)0x00000800) /* Loss of Carrier: carrier lost during tramsmission */\r
+#define ETH_DMATxDesc_NC ((u32)0x00000400) /* No Carrier: no carrier signal from the tranceiver */\r
+#define ETH_DMATxDesc_LCO ((u32)0x00000200) /* Late Collision: transmission aborted due to collision */\r
+#define ETH_DMATxDesc_EC ((u32)0x00000100) /* Excessive Collision: transmission aborted after 16 collisions */\r
+#define ETH_DMATxDesc_VF ((u32)0x00000080) /* VLAN Frame */\r
+#define ETH_DMATxDesc_CC ((u32)0x00000078) /* Collision Count */\r
+#define ETH_DMATxDesc_ED ((u32)0x00000004) /* Excessive Deferral */\r
+#define ETH_DMATxDesc_UF ((u32)0x00000002) /* Underflow Error: late data arrival from the memory */\r
+#define ETH_DMATxDesc_DB ((u32)0x00000001) /* Deferred Bit */\r
+\r
+/* Bit definition of TDES1 register */\r
+#define ETH_DMATxDesc_TBS2 ((u32)0x1FFF0000) /* Transmit Buffer2 Size */\r
+#define ETH_DMATxDesc_TBS1 ((u32)0x00001FFF) /* Transmit Buffer1 Size */\r
+\r
+/* Bit definition of TDES2 register */\r
+#define ETH_DMATxDesc_B1AP ((u32)0xFFFFFFFF) /* Buffer1 Address Pointer */\r
+\r
+/* Bit definition of TDES3 register */\r
+#define ETH_DMATxDesc_B2AP ((u32)0xFFFFFFFF) /* Buffer2 Address Pointer */\r
+\r
+/* DMA Rx descriptor ---------------------------------------------------------*/\r
+/*---------------------------------------------------------------------------------------------------------------------\r
+ RDES0 | OWN(31) | Status [30:0] |\r
+ ---------------------------------------------------------------------------------------------------------------------\r
+ RDES1 | CTRL(31) | Reserved[30:29] | Buffer2 ByteCount[28:16] | CTRL[15:14] | Reserved(13) | Buffer1 ByteCount[12:0] |\r
+ ---------------------------------------------------------------------------------------------------------------------\r
+ RDES2 | Buffer1 Address [31:0] |\r
+ ---------------------------------------------------------------------------------------------------------------------\r
+ RDES3 | Buffer2 Address [31:0] / Next Desciptor Address [31:0] |\r
+ --------------------------------------------------------------------------------------------------------------------*/\r
+\r
+/* Bit definition of RDES0 register: DMA Rx descriptor status register */\r
+#define ETH_DMARxDesc_OWN ((u32)0x80000000) /* OWN bit: descriptor is owned by DMA engine */\r
+#define ETH_DMARxDesc_AFM ((u32)0x40000000) /* DA Filter Fail for the rx frame */\r
+#define ETH_DMARxDesc_FL ((u32)0x3FFF0000) /* Receive descriptor frame length */\r
+#define ETH_DMARxDesc_ES ((u32)0x00008000) /* Error summary: OR of the following bits: DE || OE || IPC || LC || RWT || RE || CE */\r
+#define ETH_DMARxDesc_DE ((u32)0x00004000) /* Desciptor error: no more descriptors for receive frame */\r
+#define ETH_DMARxDesc_SAF ((u32)0x00002000) /* SA Filter Fail for the received frame */\r
+#define ETH_DMARxDesc_LE ((u32)0x00001000) /* Frame size not matching with length field */\r
+#define ETH_DMARxDesc_OE ((u32)0x00000800) /* Overflow Error: Frame was damaged due to buffer overflow */\r
+#define ETH_DMARxDesc_VLAN ((u32)0x00000400) /* VLAN Tag: received frame is a VLAN frame */\r
+#define ETH_DMARxDesc_FS ((u32)0x00000200) /* First descriptor of the frame */\r
+#define ETH_DMARxDesc_LS ((u32)0x00000100) /* Last descriptor of the frame */\r
+#define ETH_DMARxDesc_IPV4HCE ((u32)0x00000080) /* IPC Checksum Error/Giant Frame: Rx Ipv4 header checksum error */\r
+#define ETH_DMARxDesc_RxLongFrame ((u32)0x00000080) /* (Giant Frame)Rx - frame is longer than 1518/1522 */\r
+#define ETH_DMARxDesc_LC ((u32)0x00000040) /* Late collision occurred during reception */\r
+#define ETH_DMARxDesc_FT ((u32)0x00000020) /* Frame type - Ethernet, otherwise 802.3 */\r
+#define ETH_DMARxDesc_RWT ((u32)0x00000010) /* Receive Watchdog Timeout: watchdog timer expired during reception */\r
+#define ETH_DMARxDesc_RE ((u32)0x00000008) /* Receive error: error reported by MII interface */\r
+#define ETH_DMARxDesc_DBE ((u32)0x00000004) /* Dribble bit error: frame contains non int multiple of 8 bits */\r
+#define ETH_DMARxDesc_CE ((u32)0x00000002) /* CRC error */\r
+#define ETH_DMARxDesc_MAMPCE ((u32)0x00000001) /* Rx MAC Address/Payload Checksum Error: Rx MAC address matched/ Rx Payload Checksum Error */\r
+\r
+/* Bit definition of RDES1 register */\r
+#define ETH_DMARxDesc_DIC ((u32)0x80000000) /* Disable Interrupt on Completion */\r
+#define ETH_DMARxDesc_RBS2 ((u32)0x1FFF0000) /* Receive Buffer2 Size */\r
+#define ETH_DMARxDesc_RER ((u32)0x00008000) /* Receive End of Ring */\r
+#define ETH_DMARxDesc_RCH ((u32)0x00004000) /* Second Address Chained */\r
+#define ETH_DMARxDesc_RBS1 ((u32)0x00001FFF) /* Receive Buffer1 Size */\r
+\r
+/* Bit definition of RDES2 register */\r
+#define ETH_DMARxDesc_B1AP ((u32)0xFFFFFFFF) /* Buffer1 Address Pointer */\r
+\r
+/* Bit definition of RDES3 register */\r
+#define ETH_DMARxDesc_B2AP ((u32)0xFFFFFFFF) /* Buffer2 Address Pointer */\r
+\r
+/*----------------------------------------------------------------------------*/\r
+/* Desciption of common PHY registers */\r
+/*----------------------------------------------------------------------------*/\r
+/* PHY Read/write Timeouts */\r
+#define PHY_READ_TO ((u32)0x0004FFFF)\r
+#define PHY_WRITE_TO ((u32)0x0004FFFF)\r
+\r
+/* PHY Reset Delay */\r
+#define PHY_ResetDelay ((u32)0x000FFFFF)\r
+\r
+/* PHY Config Delay */\r
+#define PHY_ConfigDelay ((u32)0x00FFFFFF)\r
+\r
+/* PHY Register address */\r
+#define PHY_BCR 0 /* Tranceiver Basic Control Register */\r
+#define PHY_BSR 1 /* Tranceiver Basic Status Register */\r
+\r
+/* PHY basic Control register */\r
+#define PHY_Reset ((u16)0x8000) /* PHY Reset */\r
+#define PHY_Loopback ((u16)0x4000) /* Select loop-back mode */\r
+#define PHY_FULLDUPLEX_100M ((u16)0x2100) /* Set the full-duplex mode at 100 Mb/s */\r
+#define PHY_HALFDUPLEX_100M ((u16)0x2000) /* Set the half-duplex mode at 100 Mb/s */\r
+#define PHY_FULLDUPLEX_10M ((u16)0x0100) /* Set the full-duplex mode at 10 Mb/s */\r
+#define PHY_HALFDUPLEX_10M ((u16)0x0000) /* Set the half-duplex mode at 10 Mb/s */\r
+#define PHY_AutoNegotiation ((u16)0x1000) /* Enable auto-negotiation function */\r
+#define PHY_Restart_AutoNegotiation ((u16)0x0200) /* Restart auto-negotiation function */\r
+#define PHY_Powerdown ((u16)0x0800) /* Select the power down mode */\r
+#define PHY_Isolate ((u16)0x0400) /* Isolate PHY from MII */\r
+\r
+/* PHY basic status register */\r
+#define PHY_AutoNego_Complete ((u16)0x0020) /* Auto-Negotioation process completed */\r
+#define PHY_Linked_Status ((u16)0x0004) /* Valid link established */\r
+#define PHY_Jabber_detection ((u16)0x0002) /* Jabber condition detected */\r
+\r
+/* The PHY status register value change from a PHY to another so the user have to update\r
+ this value depending on the used external PHY */\r
+/* For LAN8700 */\r
+//#define PHY_SR 31 /* Tranceiver Status Register */\r
+/* For DP83848 */\r
+#define PHY_SR 16 /* Tranceiver Status Register */\r
+\r
+/* PHY status register */\r
+/* The Speed and Duplex mask values change from a PHY to another so the user have to update\r
+ this value depending on the used external PHY */\r
+/* For LAN8700 */\r
+//#define PHY_Speed_Status ((u16)0x0004) /* Configured information of Speed: 10Mbps */\r
+//#define PHY_Duplex_Status ((u16)0x0010) /* Configured information of Duplex: Full-duplex */\r
+/* For DP83848 */\r
+#define PHY_Speed_Status ((u16)0x0002) /* Configured information of Speed: 10Mbps */\r
+#define PHY_Duplex_Status ((u16)0x0004) /* Configured information of Duplex: Full-duplex */\r
+\r
+#define IS_ETH_PHY_ADDRESS(ADDRESS) ((ADDRESS) <= 0x20)\r
+#define IS_ETH_PHY_REG(REG) (((REG) == PHY_BCR) || \\r
+ ((REG) == PHY_BSR) || \\r
+ ((REG) == PHY_SR))\r
+\r
+/*----------------------------------------------------------------------------*/\r
+/* MAC defines */\r
+/*----------------------------------------------------------------------------*/\r
+/* ETHERNET AutoNegotiation --------------------------------------------------*/\r
+#define ETH_AutoNegotiation_Enable ((u32)0x00000001)\r
+#define ETH_AutoNegotiation_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_AUTONEGOTIATION(CMD) (((CMD) == ETH_AutoNegotiation_Enable) || \\r
+ ((CMD) == ETH_AutoNegotiation_Disable))\r
+\r
+/* ETHERNET watchdog ---------------------------------------------------------*/\r
+#define ETH_Watchdog_Enable ((u32)0x00000000)\r
+#define ETH_Watchdog_Disable ((u32)0x00800000)\r
+\r
+#define IS_ETH_WATCHDOG(CMD) (((CMD) == ETH_Watchdog_Enable) || \\r
+ ((CMD) == ETH_Watchdog_Disable))\r
+\r
+/* ETHERNET Jabber -----------------------------------------------------------*/\r
+#define ETH_Jabber_Enable ((u32)0x00000000)\r
+#define ETH_Jabber_Disable ((u32)0x00400000)\r
+\r
+#define IS_ETH_JABBER(CMD) (((CMD) == ETH_Jabber_Enable) || \\r
+ ((CMD) == ETH_Jabber_Disable))\r
+\r
+/* ETHERNET Jumbo Frame ------------------------------------------------------*/\r
+#define ETH_JumboFrame_Enable ((u32)0x00100000)\r
+#define ETH_JumboFrame_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_JUMBO_FRAME(CMD) (((CMD) == ETH_JumboFrame_Enable) || \\r
+ ((CMD) == ETH_JumboFrame_Disable))\r
+\r
+/* ETHERNET Inter Frame Gap --------------------------------------------------*/\r
+#define ETH_InterFrameGap_96Bit ((u32)0x00000000) /* minimum IFG between frames during transmission is 96Bit */\r
+#define ETH_InterFrameGap_88Bit ((u32)0x00020000) /* minimum IFG between frames during transmission is 88Bit */\r
+#define ETH_InterFrameGap_80Bit ((u32)0x00040000) /* minimum IFG between frames during transmission is 80Bit */\r
+#define ETH_InterFrameGap_72Bit ((u32)0x00060000) /* minimum IFG between frames during transmission is 72Bit */\r
+#define ETH_InterFrameGap_64Bit ((u32)0x00080000) /* minimum IFG between frames during transmission is 64Bit */\r
+#define ETH_InterFrameGap_56Bit ((u32)0x000A0000) /* minimum IFG between frames during transmission is 56Bit */\r
+#define ETH_InterFrameGap_48Bit ((u32)0x000C0000) /* minimum IFG between frames during transmission is 48Bit */\r
+#define ETH_InterFrameGap_40Bit ((u32)0x000E0000) /* minimum IFG between frames during transmission is 40Bit */\r
+\r
+#define IS_ETH_INTER_FRAME_GAP(GAP) (((GAP) == ETH_InterFrameGap_96Bit) || \\r
+ ((GAP) == ETH_InterFrameGap_88Bit) || \\r
+ ((GAP) == ETH_InterFrameGap_80Bit) || \\r
+ ((GAP) == ETH_InterFrameGap_72Bit) || \\r
+ ((GAP) == ETH_InterFrameGap_64Bit) || \\r
+ ((GAP) == ETH_InterFrameGap_56Bit) || \\r
+ ((GAP) == ETH_InterFrameGap_48Bit) || \\r
+ ((GAP) == ETH_InterFrameGap_40Bit))\r
+\r
+/* ETHERNET Carrier Sense ----------------------------------------------------*/\r
+#define ETH_CarrierSense_Enable ((u32)0x00000000)\r
+#define ETH_CarrierSense_Disable ((u32)0x00010000)\r
+\r
+#define IS_ETH_CARRIER_SENSE(CMD) (((CMD) == ETH_CarrierSense_Enable) || \\r
+ ((CMD) == ETH_CarrierSense_Disable))\r
+\r
+/* ETHERNET Speed ------------------------------------------------------------*/\r
+#define ETH_Speed_10M ((u32)0x00000000)\r
+#define ETH_Speed_100M ((u32)0x00004000)\r
+\r
+#define IS_ETH_SPEED(SPEED) (((SPEED) == ETH_Speed_10M) || \\r
+ ((SPEED) == ETH_Speed_100M))\r
+\r
+/* ETHERNET Receive Own ------------------------------------------------------*/\r
+#define ETH_ReceiveOwn_Enable ((u32)0x00000000)\r
+#define ETH_ReceiveOwn_Disable ((u32)0x00002000)\r
+\r
+#define IS_ETH_RECEIVE_OWN(CMD) (((CMD) == ETH_ReceiveOwn_Enable) || \\r
+ ((CMD) == ETH_ReceiveOwn_Disable))\r
+\r
+/* ETHERNET Loop back Mode ---------------------------------------------------*/\r
+#define ETH_LoopbackMode_Enable ((u32)0x00001000)\r
+#define ETH_LoopbackMode_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_LOOPBACK_MODE(CMD) (((CMD) == ETH_LoopbackMode_Enable) || \\r
+ ((CMD) == ETH_LoopbackMode_Disable))\r
+\r
+/* ETHERNET Duplex mode ------------------------------------------------------*/\r
+#define ETH_Mode_FullDuplex ((u32)0x00000800)\r
+#define ETH_Mode_HalfDuplex ((u32)0x00000000)\r
+\r
+#define IS_ETH_DUPLEX_MODE(MODE) (((MODE) == ETH_Mode_FullDuplex) || \\r
+ ((MODE) == ETH_Mode_HalfDuplex))\r
+\r
+/* ETHERNET Checksum Offload -------------------------------------------------*/\r
+#define ETH_ChecksumOffload_Enable ((u32)0x00000400)\r
+#define ETH_ChecksumOffload_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_CHECKSUM_OFFLOAD(CMD) (((CMD) == ETH_ChecksumOffload_Enable) || \\r
+ ((CMD) == ETH_ChecksumOffload_Disable))\r
+\r
+/* ETHERNET Retry Transmission -----------------------------------------------*/\r
+#define ETH_RetryTransmission_Enable ((u32)0x00000000)\r
+#define ETH_RetryTransmission_Disable ((u32)0x00000200)\r
+\r
+#define IS_ETH_RETRY_TRANSMISSION(CMD) (((CMD) == ETH_RetryTransmission_Enable) || \\r
+ ((CMD) == ETH_RetryTransmission_Disable))\r
+\r
+/* ETHERNET Automatic Pad/CRC Strip ------------------------------------------*/\r
+#define ETH_AutomaticPadCRCStrip_Enable ((u32)0x00000080)\r
+#define ETH_AutomaticPadCRCStrip_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_AUTOMATIC_PADCRC_STRIP(CMD) (((CMD) == ETH_AutomaticPadCRCStrip_Enable) || \\r
+ ((CMD) == ETH_AutomaticPadCRCStrip_Disable))\r
+\r
+/* ETHERNET Back-Off limit ---------------------------------------------------*/\r
+#define ETH_BackOffLimit_10 ((u32)0x00000000)\r
+#define ETH_BackOffLimit_8 ((u32)0x00000020)\r
+#define ETH_BackOffLimit_4 ((u32)0x00000040)\r
+#define ETH_BackOffLimit_1 ((u32)0x00000060)\r
+\r
+#define IS_ETH_BACKOFF_LIMIT(LIMIT) (((LIMIT) == ETH_BackOffLimit_10) || \\r
+ ((LIMIT) == ETH_BackOffLimit_8) || \\r
+ ((LIMIT) == ETH_BackOffLimit_4) || \\r
+ ((LIMIT) == ETH_BackOffLimit_1))\r
+\r
+/* ETHERNET Deferral Check ---------------------------------------------------*/\r
+#define ETH_DeferralCheck_Enable ((u32)0x00000010)\r
+#define ETH_DeferralCheck_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_DEFERRAL_CHECK(CMD) (((CMD) == ETH_DeferralCheck_Enable) || \\r
+ ((CMD) == ETH_DeferralCheck_Disable))\r
+\r
+/* ETHERNET Receive All ------------------------------------------------------*/\r
+#define ETH_ReceiveAll_Enable ((u32)0x80000000)\r
+#define ETH_ReceiveAll_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_RECEIVE_ALL(CMD) (((CMD) == ETH_ReceiveAll_Enable) || \\r
+ ((CMD) == ETH_ReceiveAll_Disable))\r
+\r
+/* ETHERNET Source Addr Filter ------------------------------------------------*/\r
+#define ETH_SourceAddrFilter_Normal_Enable ((u32)0x00000200)\r
+#define ETH_SourceAddrFilter_Inverse_Enable ((u32)0x00000300)\r
+#define ETH_SourceAddrFilter_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_SOURCE_ADDR_FILTER(CMD) (((CMD) == ETH_SourceAddrFilter_Normal_Enable) || \\r
+ ((CMD) == ETH_SourceAddrFilter_Inverse_Enable) || \\r
+ ((CMD) == ETH_SourceAddrFilter_Disable))\r
+\r
+/* ETHERNET Pass Control Frames ----------------------------------------------*/\r
+#define ETH_PassControlFrames_BlockAll ((u32)0x00000040) /* MAC filters all control frames from reaching the application */\r
+#define ETH_PassControlFrames_ForwardAll ((u32)0x00000080) /* MAC forwards all control frames to application even if they fail the Address Filter */\r
+#define ETH_PassControlFrames_ForwardPassedAddrFilter ((u32)0x000000C0) /* MAC forwards control frames that pass the Address Filter. */\r
+\r
+#define IS_ETH_CONTROL_FRAMES(PASS) (((PASS) == ETH_PassControlFrames_BlockAll) || \\r
+ ((PASS) == ETH_PassControlFrames_ForwardAll) || \\r
+ ((PASS) == ETH_PassControlFrames_ForwardPassedAddrFilter))\r
+\r
+/* ETHERNET Broadcast Frames Reception ---------------------------------------*/\r
+#define ETH_BroadcastFramesReception_Enable ((u32)0x00000000)\r
+#define ETH_BroadcastFramesReception_Disable ((u32)0x00000020)\r
+\r
+#define IS_ETH_BROADCAST_FRAMES_RECEPTION(CMD) (((CMD) == ETH_BroadcastFramesReception_Enable) || \\r
+ ((CMD) == ETH_BroadcastFramesReception_Disable))\r
+\r
+/* ETHERNET Destination Addr Filter ------------------------------------------*/\r
+#define ETH_DestinationAddrFilter_Normal ((u32)0x00000000)\r
+#define ETH_DestinationAddrFilter_Inverse ((u32)0x00000008)\r
+\r
+#define IS_ETH_DESTINATION_ADDR_FILTER(FILTER) (((FILTER) == ETH_DestinationAddrFilter_Normal) || \\r
+ ((FILTER) == ETH_DestinationAddrFilter_Inverse))\r
+\r
+/* ETHERNET Promiscuous Mode -------------------------------------------------*/\r
+#define ETH_PromiscuousMode_Enable ((u32)0x00000001)\r
+#define ETH_PromiscuousMode_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_PROMISCUOUS_MODE(CMD) (((CMD) == ETH_PromiscuousMode_Enable) || \\r
+ ((CMD) == ETH_PromiscuousMode_Disable))\r
+\r
+/* ETHERNET multicast frames filter --------------------------------------------*/\r
+#define ETH_MulticastFramesFilter_PerfectHashTable ((u32)0x00000404)\r
+#define ETH_MulticastFramesFilter_HashTable ((u32)0x00000004)\r
+#define ETH_MulticastFramesFilter_Perfect ((u32)0x00000000)\r
+#define ETH_MulticastFramesFilter_None ((u32)0x00000010)\r
+\r
+#define IS_ETH_MULTICAST_FRAMES_FILTER(FILTER) (((FILTER) == ETH_MulticastFramesFilter_PerfectHashTable) || \\r
+ ((FILTER) == ETH_MulticastFramesFilter_HashTable) || \\r
+ ((FILTER) == ETH_MulticastFramesFilter_Perfect) || \\r
+ ((FILTER) == ETH_MulticastFramesFilter_None))\r
+\r
+/* ETHERNET unicast frames filter --------------------------------------------*/\r
+#define ETH_UnicastFramesFilter_PerfectHashTable ((u32)0x00000402)\r
+#define ETH_UnicastFramesFilter_HashTable ((u32)0x00000002)\r
+#define ETH_UnicastFramesFilter_Perfect ((u32)0x00000000)\r
+\r
+#define IS_ETH_UNICAST_FRAMES_FILTER(FILTER) (((FILTER) == ETH_UnicastFramesFilter_PerfectHashTable) || \\r
+ ((FILTER) == ETH_UnicastFramesFilter_HashTable) || \\r
+ ((FILTER) == ETH_UnicastFramesFilter_Perfect))\r
+\r
+/* ETHERNET Pause Time ------------------------------------------------*/\r
+#define IS_ETH_PAUSE_TIME(TIME) ((TIME) <= 0xFFFF)\r
+\r
+/* ETHERNET Zero Quanta Pause ------------------------------------------------*/\r
+#define ETH_ZeroQuantaPause_Enable ((u32)0x00000000)\r
+#define ETH_ZeroQuantaPause_Disable ((u32)0x00000080)\r
+\r
+#define IS_ETH_ZEROQUANTA_PAUSE(CMD) (((CMD) == ETH_ZeroQuantaPause_Enable) || \\r
+ ((CMD) == ETH_ZeroQuantaPause_Disable))\r
+\r
+/* ETHERNET Pause Low Threshold ----------------------------------------------*/\r
+#define ETH_PauseLowThreshold_Minus4 ((u32)0x00000000) /* Pause time minus 4 slot times */\r
+#define ETH_PauseLowThreshold_Minus28 ((u32)0x00000010) /* Pause time minus 28 slot times */\r
+#define ETH_PauseLowThreshold_Minus144 ((u32)0x00000020) /* Pause time minus 144 slot times */\r
+#define ETH_PauseLowThreshold_Minus256 ((u32)0x00000030) /* Pause time minus 256 slot times */\r
+\r
+#define IS_ETH_PAUSE_LOW_THRESHOLD(THRESHOLD) (((THRESHOLD) == ETH_PauseLowThreshold_Minus4) || \\r
+ ((THRESHOLD) == ETH_PauseLowThreshold_Minus28) || \\r
+ ((THRESHOLD) == ETH_PauseLowThreshold_Minus144) || \\r
+ ((THRESHOLD) == ETH_PauseLowThreshold_Minus256))\r
+\r
+/* ETHERNET Unicast Pause Frame Detect ---------------------------------------*/\r
+#define ETH_UnicastPauseFrameDetect_Enable ((u32)0x00000008)\r
+#define ETH_UnicastPauseFrameDetect_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_UNICAST_PAUSE_FRAME_DETECT(CMD) (((CMD) == ETH_UnicastPauseFrameDetect_Enable) || \\r
+ ((CMD) == ETH_UnicastPauseFrameDetect_Disable))\r
+\r
+/* ETHERNET Receive Flow Control ---------------------------------------------*/\r
+#define ETH_ReceiveFlowControl_Enable ((u32)0x00000004)\r
+#define ETH_ReceiveFlowControl_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_RECEIVE_FLOWCONTROL(CMD) (((CMD) == ETH_ReceiveFlowControl_Enable) || \\r
+ ((CMD) == ETH_ReceiveFlowControl_Disable))\r
+\r
+/* ETHERNET Transmit Flow Control --------------------------------------------*/\r
+#define ETH_TransmitFlowControl_Enable ((u32)0x00000002)\r
+#define ETH_TransmitFlowControl_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_TRANSMIT_FLOWCONTROL(CMD) (((CMD) == ETH_TransmitFlowControl_Enable) || \\r
+ ((CMD) == ETH_TransmitFlowControl_Disable))\r
+\r
+/* ETHERNET VLAN Tag Comparison ----------------------------------------------*/\r
+#define ETH_VLANTagComparison_12Bit ((u32)0x00010000)\r
+#define ETH_VLANTagComparison_16Bit ((u32)0x00000000)\r
+\r
+#define IS_ETH_VLAN_TAG_COMPARISON(COMPARISON) (((COMPARISON) == ETH_VLANTagComparison_12Bit) || \\r
+ ((COMPARISON) == ETH_VLANTagComparison_16Bit))\r
+\r
+#define IS_ETH_VLAN_TAG_IDENTIFIER(IDENTIFIER) ((IDENTIFIER) <= 0xFFFF)\r
+\r
+/* ETHERNET MAC Flags ---------------------------------------------------*/\r
+#define ETH_MAC_FLAG_TST ((u32)0x00000200) /* Time stamp trigger flag (on MAC) */\r
+#define ETH_MAC_FLAG_MMCT ((u32)0x00000040) /* MMC transmit flag */\r
+#define ETH_MAC_FLAG_MMCR ((u32)0x00000020) /* MMC receive flag */\r
+#define ETH_MAC_FLAG_MMC ((u32)0x00000010) /* MMC flag (on MAC) */\r
+#define ETH_MAC_FLAG_PMT ((u32)0x00000008) /* PMT flag (on MAC) */\r
+\r
+#define IS_ETH_MAC_GET_FLAG(FLAG) (((FLAG) == ETH_MAC_FLAG_TST) || ((FLAG) == ETH_MAC_FLAG_MMCT) || \\r
+ ((FLAG) == ETH_MAC_FLAG_MMCR) || ((FLAG) == ETH_MAC_FLAG_MMC) || \\r
+ ((FLAG) == ETH_MAC_FLAG_PMT))\r
+\r
+/* ETHERNET MAC Interrupts ---------------------------------------------------*/\r
+#define ETH_MAC_IT_TST ((u32)0x00000200) /* Time stamp trigger interrupt (on MAC) */\r
+#define ETH_MAC_IT_MMCT ((u32)0x00000040) /* MMC transmit interrupt */\r
+#define ETH_MAC_IT_MMCR ((u32)0x00000020) /* MMC receive interrupt */\r
+#define ETH_MAC_IT_MMC ((u32)0x00000010) /* MMC interrupt (on MAC) */\r
+#define ETH_MAC_IT_PMT ((u32)0x00000008) /* PMT interrupt (on MAC) */\r
+\r
+#define IS_ETH_MAC_IT(IT) ((((IT) & (u32)0xFFFFFDF7) == 0x00) && ((IT) != 0x00))\r
+#define IS_ETH_MAC_GET_IT(IT) (((IT) == ETH_MAC_IT_TST) || ((IT) == ETH_MAC_IT_MMCT) || \\r
+ ((IT) == ETH_MAC_IT_MMCR) || ((IT) == ETH_MAC_IT_MMC) || \\r
+ ((IT) == ETH_MAC_IT_PMT))\r
+\r
+/* ETHERNET MAC addresses ----------------------------------------------------*/\r
+#define ETH_MAC_Address0 ((u32)0x00000000)\r
+#define ETH_MAC_Address1 ((u32)0x00000008)\r
+#define ETH_MAC_Address2 ((u32)0x00000010)\r
+#define ETH_MAC_Address3 ((u32)0x00000018)\r
+\r
+#define IS_ETH_MAC_ADDRESS0123(ADDRESS) (((ADDRESS) == ETH_MAC_Address0) || \\r
+ ((ADDRESS) == ETH_MAC_Address1) || \\r
+ ((ADDRESS) == ETH_MAC_Address2) || \\r
+ ((ADDRESS) == ETH_MAC_Address3))\r
+\r
+#define IS_ETH_MAC_ADDRESS123(ADDRESS) (((ADDRESS) == ETH_MAC_Address1) || \\r
+ ((ADDRESS) == ETH_MAC_Address2) || \\r
+ ((ADDRESS) == ETH_MAC_Address3))\r
+\r
+/* ETHERNET MAC addresses filter: SA/DA filed of received frames ------------*/\r
+#define ETH_MAC_AddressFilter_SA ((u32)0x00000000)\r
+#define ETH_MAC_AddressFilter_DA ((u32)0x00000008)\r
+\r
+#define IS_ETH_MAC_ADDRESS_FILTER(FILTER) (((FILTER) == ETH_MAC_AddressFilter_SA) || \\r
+ ((FILTER) == ETH_MAC_AddressFilter_DA))\r
+\r
+/* ETHERNET MAC addresses filter: Mask bytes ---------------------------------*/\r
+#define ETH_MAC_AddressMask_Byte6 ((u32)0x20000000) /* Mask MAC Address high reg bits [15:8] */\r
+#define ETH_MAC_AddressMask_Byte5 ((u32)0x10000000) /* Mask MAC Address high reg bits [7:0] */\r
+#define ETH_MAC_AddressMask_Byte4 ((u32)0x08000000) /* Mask MAC Address low reg bits [31:24] */\r
+#define ETH_MAC_AddressMask_Byte3 ((u32)0x04000000) /* Mask MAC Address low reg bits [23:16] */\r
+#define ETH_MAC_AddressMask_Byte2 ((u32)0x02000000) /* Mask MAC Address low reg bits [15:8] */\r
+#define ETH_MAC_AddressMask_Byte1 ((u32)0x01000000) /* Mask MAC Address low reg bits [70] */\r
+\r
+#define IS_ETH_MAC_ADDRESS_MASK(MASK) (((MASK) == ETH_MAC_AddressMask_Byte6) || \\r
+ ((MASK) == ETH_MAC_AddressMask_Byte5) || \\r
+ ((MASK) == ETH_MAC_AddressMask_Byte4) || \\r
+ ((MASK) == ETH_MAC_AddressMask_Byte3) || \\r
+ ((MASK) == ETH_MAC_AddressMask_Byte2) || \\r
+ ((MASK) == ETH_MAC_AddressMask_Byte1))\r
+\r
+/*----------------------------------------------------------------------------*/\r
+/* Ethernet DMA Desciptors defines */\r
+/*----------------------------------------------------------------------------*/\r
+/* ETHERNET DMA Tx descriptor flags --------------------------------------------------------*/\r
+#define IS_ETH_DMATxDESC_GET_FLAG(FLAG) (((FLAG) == ETH_DMATxDesc_OWN) || \\r
+ ((FLAG) == ETH_DMATxDesc_IC) || \\r
+ ((FLAG) == ETH_DMATxDesc_LS) || \\r
+ ((FLAG) == ETH_DMATxDesc_FS) || \\r
+ ((FLAG) == ETH_DMATxDesc_DC) || \\r
+ ((FLAG) == ETH_DMATxDesc_DP) || \\r
+ ((FLAG) == ETH_DMATxDesc_TTSE) || \\r
+ ((FLAG) == ETH_DMATxDesc_TER) || \\r
+ ((FLAG) == ETH_DMATxDesc_TCH) || \\r
+ ((FLAG) == ETH_DMATxDesc_TTSS) || \\r
+ ((FLAG) == ETH_DMATxDesc_IHE) || \\r
+ ((FLAG) == ETH_DMATxDesc_ES) || \\r
+ ((FLAG) == ETH_DMATxDesc_JT) || \\r
+ ((FLAG) == ETH_DMATxDesc_FF) || \\r
+ ((FLAG) == ETH_DMATxDesc_PCE) || \\r
+ ((FLAG) == ETH_DMATxDesc_LCA) || \\r
+ ((FLAG) == ETH_DMATxDesc_NC) || \\r
+ ((FLAG) == ETH_DMATxDesc_LCO) || \\r
+ ((FLAG) == ETH_DMATxDesc_EC) || \\r
+ ((FLAG) == ETH_DMATxDesc_VF) || \\r
+ ((FLAG) == ETH_DMATxDesc_CC) || \\r
+ ((FLAG) == ETH_DMATxDesc_ED) || \\r
+ ((FLAG) == ETH_DMATxDesc_UF) || \\r
+ ((FLAG) == ETH_DMATxDesc_DB))\r
+\r
+/* ETHERNET DMA Tx descriptor segment ----------------------------------------*/\r
+#define ETH_DMATxDesc_LastSegment ((u32)0x40000000) /* Last Segment */\r
+#define ETH_DMATxDesc_FirstSegment ((u32)0x20000000) /* First Segment */\r
+\r
+#define IS_ETH_DMA_TXDESC_SEGMENT(SEGMENT) (((SEGMENT) == ETH_DMATxDesc_LastSegment) || \\r
+ ((SEGMENT) == ETH_DMATxDesc_FirstSegment))\r
+\r
+/* ETHERNET DMA Tx descriptor Checksum Insertion Control --------------------*/\r
+#define ETH_DMATxDesc_ChecksumByPass ((u32)0x00000000) /* Checksum engine bypass */\r
+#define ETH_DMATxDesc_ChecksumIPV4Header ((u32)0x00400000) /* IPv4 header checksum insertion */\r
+#define ETH_DMATxDesc_ChecksumTCPUDPICMPSegment ((u32)0x00800000) /* TCP/UDP/ICMP checksum insertion. Pseudo header checksum is assumed to be present */\r
+#define ETH_DMATxDesc_ChecksumTCPUDPICMPFull ((u32)0x00C00000) /* TCP/UDP/ICMP checksum fully in hardware including pseudo header */\r
+\r
+#define IS_ETH_DMA_TXDESC_CHECKSUM(CHECKSUM) (((CHECKSUM) == ETH_DMATxDesc_ChecksumByPass) || \\r
+ ((CHECKSUM) == ETH_DMATxDesc_ChecksumIPV4Header) || \\r
+ ((CHECKSUM) == ETH_DMATxDesc_ChecksumTCPUDPICMPSegment) || \\r
+ ((CHECKSUM) == ETH_DMATxDesc_ChecksumTCPUDPICMPFull))\r
+\r
+/* ETHERNET DMA Tx Desciptor buffer size */\r
+#define IS_ETH_DMATxDESC_BUFFER_SIZE(SIZE) ((SIZE) <= 0x1FFF)\r
+\r
+/* ETHERNET DMA Rx descriptor flags --------------------------------------------------------*/\r
+#define IS_ETH_DMARxDESC_GET_FLAG(FLAG) (((FLAG) == ETH_DMARxDesc_OWN) || \\r
+ ((FLAG) == ETH_DMARxDesc_AFM) || \\r
+ ((FLAG) == ETH_DMARxDesc_ES) || \\r
+ ((FLAG) == ETH_DMARxDesc_DE) || \\r
+ ((FLAG) == ETH_DMARxDesc_SAF) || \\r
+ ((FLAG) == ETH_DMARxDesc_LE) || \\r
+ ((FLAG) == ETH_DMARxDesc_OE) || \\r
+ ((FLAG) == ETH_DMARxDesc_VLAN) || \\r
+ ((FLAG) == ETH_DMARxDesc_FS) || \\r
+ ((FLAG) == ETH_DMARxDesc_LS) || \\r
+ ((FLAG) == ETH_DMARxDesc_IPV4HCE) || \\r
+ ((FLAG) == ETH_DMARxDesc_RxLongFrame) || \\r
+ ((FLAG) == ETH_DMARxDesc_LC) || \\r
+ ((FLAG) == ETH_DMARxDesc_FT) || \\r
+ ((FLAG) == ETH_DMARxDesc_RWT) || \\r
+ ((FLAG) == ETH_DMARxDesc_RE) || \\r
+ ((FLAG) == ETH_DMARxDesc_DBE) || \\r
+ ((FLAG) == ETH_DMARxDesc_CE) || \\r
+ ((FLAG) == ETH_DMARxDesc_MAMPCE))\r
+\r
+/* ETHERNET DMA Rx descriptor buffers ---------------------------------------*/\r
+#define ETH_DMARxDesc_Buffer1 ((u32)0x00000000) /* DMA Rx Desc Buffer1 */\r
+#define ETH_DMARxDesc_Buffer2 ((u32)0x00000001) /* DMA Rx Desc Buffer2 */\r
+\r
+#define IS_ETH_DMA_RXDESC_BUFFER(BUFFER) (((BUFFER) == ETH_DMARxDesc_Buffer1) || \\r
+ ((BUFFER) == ETH_DMARxDesc_Buffer2))\r
+\r
+/*----------------------------------------------------------------------------*/\r
+/* Ethernet DMA defines */\r
+/*----------------------------------------------------------------------------*/\r
+/* ETHERNET Drop TCP/IP Checksum Error Frame ---------------------------------*/\r
+#define ETH_DropTCPIPChecksumErrorFrame_Enable ((u32)0x00000000)\r
+#define ETH_DropTCPIPChecksumErrorFrame_Disable ((u32)0x04000000)\r
+\r
+#define IS_ETH_DROP_TCPIP_CHECKSUM_FRAME(CMD) (((CMD) == ETH_DropTCPIPChecksumErrorFrame_Enable) || \\r
+ ((CMD) == ETH_DropTCPIPChecksumErrorFrame_Disable))\r
+\r
+/* ETHERNET Receive Store Forward --------------------------------------------*/\r
+#define ETH_ReceiveStoreForward_Enable ((u32)0x02000000)\r
+#define ETH_ReceiveStoreForward_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_RECEIVE_STORE_FORWARD(CMD) (((CMD) == ETH_ReceiveStoreForward_Enable) || \\r
+ ((CMD) == ETH_ReceiveStoreForward_Disable))\r
+\r
+/* ETHERNET Flush Received Frame ---------------------------------------------*/\r
+#define ETH_FlushReceivedFrame_Enable ((u32)0x00000000)\r
+#define ETH_FlushReceivedFrame_Disable ((u32)0x01000000)\r
+\r
+#define IS_ETH_FLUSH_RECEIVE_FRAME(CMD) (((CMD) == ETH_FlushReceivedFrame_Enable) || \\r
+ ((CMD) == ETH_FlushReceivedFrame_Disable))\r
+\r
+/* ETHERNET Transmit Store Forward -------------------------------------------*/\r
+#define ETH_TransmitStoreForward_Enable ((u32)0x00200000)\r
+#define ETH_TransmitStoreForward_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_TRANSMIT_STORE_FORWARD(CMD) (((CMD) == ETH_TransmitStoreForward_Enable) || \\r
+ ((CMD) == ETH_TransmitStoreForward_Disable))\r
+\r
+/* ETHERNET Transmit Threshold Control ---------------------------------------*/\r
+#define ETH_TransmitThresholdControl_64Bytes ((u32)0x00000000) /* threshold level of the MTL Transmit FIFO is 64 Bytes */\r
+#define ETH_TransmitThresholdControl_128Bytes ((u32)0x00004000) /* threshold level of the MTL Transmit FIFO is 128 Bytes */\r
+#define ETH_TransmitThresholdControl_192Bytes ((u32)0x00008000) /* threshold level of the MTL Transmit FIFO is 192 Bytes */\r
+#define ETH_TransmitThresholdControl_256Bytes ((u32)0x0000C000) /* threshold level of the MTL Transmit FIFO is 256 Bytes */\r
+#define ETH_TransmitThresholdControl_40Bytes ((u32)0x00010000) /* threshold level of the MTL Transmit FIFO is 40 Bytes */\r
+#define ETH_TransmitThresholdControl_32Bytes ((u32)0x00014000) /* threshold level of the MTL Transmit FIFO is 32 Bytes */\r
+#define ETH_TransmitThresholdControl_24Bytes ((u32)0x00018000) /* threshold level of the MTL Transmit FIFO is 24 Bytes */\r
+#define ETH_TransmitThresholdControl_16Bytes ((u32)0x0001C000) /* threshold level of the MTL Transmit FIFO is 16 Bytes */\r
+\r
+#define IS_ETH_TRANSMIT_THRESHOLD_CONTROL(THRESHOLD) (((THRESHOLD) == ETH_TransmitThresholdControl_64Bytes) || \\r
+ ((THRESHOLD) == ETH_TransmitThresholdControl_128Bytes) || \\r
+ ((THRESHOLD) == ETH_TransmitThresholdControl_192Bytes) || \\r
+ ((THRESHOLD) == ETH_TransmitThresholdControl_256Bytes) || \\r
+ ((THRESHOLD) == ETH_TransmitThresholdControl_40Bytes) || \\r
+ ((THRESHOLD) == ETH_TransmitThresholdControl_32Bytes) || \\r
+ ((THRESHOLD) == ETH_TransmitThresholdControl_24Bytes) || \\r
+ ((THRESHOLD) == ETH_TransmitThresholdControl_16Bytes))\r
+\r
+/* ETHERNET Forward Error Frames ---------------------------------------------*/\r
+#define ETH_ForwardErrorFrames_Enable ((u32)0x00000080)\r
+#define ETH_ForwardErrorFrames_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_FORWARD_ERROR_FRAMES(CMD) (((CMD) == ETH_ForwardErrorFrames_Enable) || \\r
+ ((CMD) == ETH_ForwardErrorFrames_Disable))\r
+\r
+/* ETHERNET Forward Undersized Good Frames -----------------------------------*/\r
+#define ETH_ForwardUndersizedGoodFrames_Enable ((u32)0x00000040)\r
+#define ETH_ForwardUndersizedGoodFrames_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_FORWARD_UNDERSIZED_GOOD_FRAMES(CMD) (((CMD) == ETH_ForwardUndersizedGoodFrames_Enable) || \\r
+ ((CMD) == ETH_ForwardUndersizedGoodFrames_Disable))\r
+\r
+/* ETHERNET Receive Threshold Control ----------------------------------------*/\r
+#define ETH_ReceiveThresholdControl_64Bytes ((u32)0x00000000) /* threshold level of the MTL Receive FIFO is 64 Bytes */\r
+#define ETH_ReceiveThresholdControl_32Bytes ((u32)0x00000008) /* threshold level of the MTL Receive FIFO is 32 Bytes */\r
+#define ETH_ReceiveThresholdControl_96Bytes ((u32)0x00000010) /* threshold level of the MTL Receive FIFO is 96 Bytes */\r
+#define ETH_ReceiveThresholdControl_128Bytes ((u32)0x00000018) /* threshold level of the MTL Receive FIFO is 128 Bytes */\r
+\r
+#define IS_ETH_RECEIVE_THRESHOLD_CONTROL(THRESHOLD) (((THRESHOLD) == ETH_ReceiveThresholdControl_64Bytes) || \\r
+ ((THRESHOLD) == ETH_ReceiveThresholdControl_32Bytes) || \\r
+ ((THRESHOLD) == ETH_ReceiveThresholdControl_96Bytes) || \\r
+ ((THRESHOLD) == ETH_ReceiveThresholdControl_128Bytes))\r
+\r
+/* ETHERNET Second Frame Operate ---------------------------------------------*/\r
+#define ETH_SecondFrameOperate_Enable ((u32)0x00000004)\r
+#define ETH_SecondFrameOperate_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_SECOND_FRAME_OPERATE(CMD) (((CMD) == ETH_SecondFrameOperate_Enable) || \\r
+ ((CMD) == ETH_SecondFrameOperate_Disable))\r
+\r
+/* ETHERNET Address Aligned Beats --------------------------------------------*/\r
+#define ETH_AddressAlignedBeats_Enable ((u32)0x02000000)\r
+#define ETH_AddressAlignedBeats_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_ADDRESS_ALIGNED_BEATS(CMD) (((CMD) == ETH_AddressAlignedBeats_Enable) || \\r
+ ((CMD) == ETH_AddressAlignedBeats_Disable))\r
+\r
+/* ETHERNET Fixed Burst ------------------------------------------------------*/\r
+#define ETH_FixedBurst_Enable ((u32)0x00010000)\r
+#define ETH_FixedBurst_Disable ((u32)0x00000000)\r
+\r
+#define IS_ETH_FIXED_BURST(CMD) (((CMD) == ETH_FixedBurst_Enable) || \\r
+ ((CMD) == ETH_FixedBurst_Disable))\r
+\r
+/* ETHERNET Rx DMA Burst Length ----------------------------------------------*/\r
+#define ETH_RxDMABurstLength_1Beat ((u32)0x00020000) /* maximum number of beats to be transferred in one RxDMA transaction is 1 */\r
+#define ETH_RxDMABurstLength_2Beat ((u32)0x00040000) /* maximum number of beats to be transferred in one RxDMA transaction is 2 */\r
+#define ETH_RxDMABurstLength_4Beat ((u32)0x00080000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */\r
+#define ETH_RxDMABurstLength_8Beat ((u32)0x00100000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */\r
+#define ETH_RxDMABurstLength_16Beat ((u32)0x00200000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */\r
+#define ETH_RxDMABurstLength_32Beat ((u32)0x00400000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */\r
+\r
+#define ETH_RxDMABurstLength_4xPBL_4Beat ((u32)0x01020000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */\r
+#define ETH_RxDMABurstLength_4xPBL_8Beat ((u32)0x01040000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */\r
+#define ETH_RxDMABurstLength_4xPBL_16Beat ((u32)0x01080000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */\r
+#define ETH_RxDMABurstLength_4xPBL_32Beat ((u32)0x01100000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */\r
+#define ETH_RxDMABurstLength_4xPBL_64Beat ((u32)0x01200000) /* maximum number of beats to be transferred in one RxDMA transaction is 64 */\r
+#define ETH_RxDMABurstLength_4xPBL_128Beat ((u32)0x01400000) /* maximum number of beats to be transferred in one RxDMA transaction is 128 */\r
+\r
+#define IS_ETH_RXDMA_BURST_LENGTH(LENGTH) (((LENGTH) == ETH_RxDMABurstLength_1Beat) || \\r
+ ((LENGTH) == ETH_RxDMABurstLength_2Beat) || \\r
+ ((LENGTH) == ETH_RxDMABurstLength_4Beat) || \\r
+ ((LENGTH) == ETH_RxDMABurstLength_8Beat) || \\r
+ ((LENGTH) == ETH_RxDMABurstLength_16Beat) || \\r
+ ((LENGTH) == ETH_RxDMABurstLength_32Beat) || \\r
+ ((LENGTH) == ETH_RxDMABurstLength_4xPBL_4Beat) || \\r
+ ((LENGTH) == ETH_RxDMABurstLength_4xPBL_8Beat) || \\r
+ ((LENGTH) == ETH_RxDMABurstLength_4xPBL_16Beat) || \\r
+ ((LENGTH) == ETH_RxDMABurstLength_4xPBL_32Beat) || \\r
+ ((LENGTH) == ETH_RxDMABurstLength_4xPBL_64Beat) || \\r
+ ((LENGTH) == ETH_RxDMABurstLength_4xPBL_128Beat))\r
+\r
+/* ETHERNET Tx DMA Burst Length ----------------------------------------------*/\r
+#define ETH_TxDMABurstLength_1Beat ((u32)0x00000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */\r
+#define ETH_TxDMABurstLength_2Beat ((u32)0x00000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */\r
+#define ETH_TxDMABurstLength_4Beat ((u32)0x00000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */\r
+#define ETH_TxDMABurstLength_8Beat ((u32)0x00000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */\r
+#define ETH_TxDMABurstLength_16Beat ((u32)0x00001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */\r
+#define ETH_TxDMABurstLength_32Beat ((u32)0x00002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */\r
+\r
+#define ETH_TxDMABurstLength_4xPBL_4Beat ((u32)0x01000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */\r
+#define ETH_TxDMABurstLength_4xPBL_8Beat ((u32)0x01000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */\r
+#define ETH_TxDMABurstLength_4xPBL_16Beat ((u32)0x01000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */\r
+#define ETH_TxDMABurstLength_4xPBL_32Beat ((u32)0x01000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */\r
+#define ETH_TxDMABurstLength_4xPBL_64Beat ((u32)0x01001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */\r
+#define ETH_TxDMABurstLength_4xPBL_128Beat ((u32)0x01002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */\r
+\r
+#define IS_ETH_TXDMA_BURST_LENGTH(LENGTH) (((LENGTH) == ETH_TxDMABurstLength_1Beat) || \\r
+ ((LENGTH) == ETH_TxDMABurstLength_2Beat) || \\r
+ ((LENGTH) == ETH_TxDMABurstLength_4Beat) || \\r
+ ((LENGTH) == ETH_TxDMABurstLength_8Beat) || \\r
+ ((LENGTH) == ETH_TxDMABurstLength_16Beat) || \\r
+ ((LENGTH) == ETH_TxDMABurstLength_32Beat) || \\r
+ ((LENGTH) == ETH_TxDMABurstLength_4xPBL_4Beat) || \\r
+ ((LENGTH) == ETH_TxDMABurstLength_4xPBL_8Beat) || \\r
+ ((LENGTH) == ETH_TxDMABurstLength_4xPBL_16Beat) || \\r
+ ((LENGTH) == ETH_TxDMABurstLength_4xPBL_32Beat) || \\r
+ ((LENGTH) == ETH_TxDMABurstLength_4xPBL_64Beat) || \\r
+ ((LENGTH) == ETH_TxDMABurstLength_4xPBL_128Beat))\r
+\r
+/* ETHERNET DMA Desciptor SkipLength */\r
+#define IS_ETH_DMA_DESC_SKIP_LENGTH(LENGTH) ((LENGTH) <= 0x1F)\r
+\r
+/* ETHERNET DMA Arbitration --------------------------------------------------*/\r
+#define ETH_DMAArbitration_RoundRobin_RxTx_1_1 ((u32)0x00000000)\r
+#define ETH_DMAArbitration_RoundRobin_RxTx_2_1 ((u32)0x00004000)\r
+#define ETH_DMAArbitration_RoundRobin_RxTx_3_1 ((u32)0x00008000)\r
+#define ETH_DMAArbitration_RoundRobin_RxTx_4_1 ((u32)0x0000C000)\r
+#define ETH_DMAArbitration_RxPriorTx ((u32)0x00000002)\r
+\r
+#define IS_ETH_DMA_ARBITRATION_ROUNDROBIN_RXTX(RATIO) (((RATIO) == ETH_DMAArbitration_RoundRobin_RxTx_1_1) || \\r
+ ((RATIO) == ETH_DMAArbitration_RoundRobin_RxTx_2_1) || \\r
+ ((RATIO) == ETH_DMAArbitration_RoundRobin_RxTx_3_1) || \\r
+ ((RATIO) == ETH_DMAArbitration_RoundRobin_RxTx_4_1) || \\r
+ ((RATIO) == ETH_DMAArbitration_RxPriorTx))\r
+\r
+/* ETHERNET DMA Flags ---------------------------------------------------*/\r
+#define ETH_DMA_FLAG_TST ((u32)0x20000000) /* Time-stamp trigger interrupt (on DMA) */\r
+#define ETH_DMA_FLAG_PMT ((u32)0x10000000) /* PMT interrupt (on DMA) */\r
+#define ETH_DMA_FLAG_MMC ((u32)0x08000000) /* MMC interrupt (on DMA) */\r
+\r
+#define ETH_DMA_FLAG_DataTransferError ((u32)0x00800000) /* Error bits 0-Rx DMA, 1-Tx DMA */\r
+#define ETH_DMA_FLAG_ReadWriteError ((u32)0x01000000) /* Error bits 0-write trnsf, 1-read transfr */\r
+#define ETH_DMA_FLAG_AccessError ((u32)0x02000000) /* Error bits 0-data buffer, 1-desc. access */\r
+#define ETH_DMA_FLAG_NIS ((u32)0x00010000) /* Normal interrupt summary flag */\r
+#define ETH_DMA_FLAG_AIS ((u32)0x00008000) /* Abnormal interrupt summary flag */\r
+#define ETH_DMA_FLAG_ER ((u32)0x00004000) /* Early receive flag */\r
+#define ETH_DMA_FLAG_FBE ((u32)0x00002000) /* Fatal bus error flag */\r
+#define ETH_DMA_FLAG_ET ((u32)0x00000400) /* Early transmit flag */\r
+#define ETH_DMA_FLAG_RWT ((u32)0x00000200) /* Receive watchdog timeout flag */\r
+#define ETH_DMA_FLAG_RPS ((u32)0x00000100) /* Receive process stopped flag */\r
+#define ETH_DMA_FLAG_RBU ((u32)0x00000080) /* Receive buffer unavailable flag */\r
+#define ETH_DMA_FLAG_R ((u32)0x00000040) /* Receive flag */\r
+#define ETH_DMA_FLAG_TU ((u32)0x00000020) /* Underflow flag */\r
+#define ETH_DMA_FLAG_RO ((u32)0x00000010) /* Overflow flag */\r
+#define ETH_DMA_FLAG_TJT ((u32)0x00000008) /* Transmit jabber timeout flag */\r
+#define ETH_DMA_FLAG_TBU ((u32)0x00000004) /* Transmit buffer unavailable flag */\r
+#define ETH_DMA_FLAG_TPS ((u32)0x00000002) /* Transmit process stopped flag */\r
+#define ETH_DMA_FLAG_T ((u32)0x00000001) /* Transmit flag */\r
+\r
+#define IS_ETH_DMA_FLAG(FLAG) ((((FLAG) & (u32)0xFFFE1800) == 0x00) && ((FLAG) != 0x00))\r
+#define IS_ETH_DMA_GET_FLAG(FLAG) (((FLAG) == ETH_DMA_FLAG_TST) || ((FLAG) == ETH_DMA_FLAG_PMT) || \\r
+ ((FLAG) == ETH_DMA_FLAG_MMC) || ((FLAG) == ETH_DMA_FLAG_DataTransferError) || \\r
+ ((FLAG) == ETH_DMA_FLAG_ReadWriteError) || ((FLAG) == ETH_DMA_FLAG_AccessError) || \\r
+ ((FLAG) == ETH_DMA_FLAG_NIS) || ((FLAG) == ETH_DMA_FLAG_AIS) || \\r
+ ((FLAG) == ETH_DMA_FLAG_ER) || ((FLAG) == ETH_DMA_FLAG_FBE) || \\r
+ ((FLAG) == ETH_DMA_FLAG_ET) || ((FLAG) == ETH_DMA_FLAG_RWT) || \\r
+ ((FLAG) == ETH_DMA_FLAG_RPS) || ((FLAG) == ETH_DMA_FLAG_RBU) || \\r
+ ((FLAG) == ETH_DMA_FLAG_R) || ((FLAG) == ETH_DMA_FLAG_TU) || \\r
+ ((FLAG) == ETH_DMA_FLAG_RO) || ((FLAG) == ETH_DMA_FLAG_TJT) || \\r
+ ((FLAG) == ETH_DMA_FLAG_TBU) || ((FLAG) == ETH_DMA_FLAG_TPS) || \\r
+ ((FLAG) == ETH_DMA_FLAG_T))\r
+\r
+/* ETHERNET DMA Interrupts ---------------------------------------------------*/\r
+#define ETH_DMA_IT_TST ((u32)0x20000000) /* Time-stamp trigger interrupt (on DMA) */\r
+#define ETH_DMA_IT_PMT ((u32)0x10000000) /* PMT interrupt (on DMA) */\r
+#define ETH_DMA_IT_MMC ((u32)0x08000000) /* MMC interrupt (on DMA) */\r
+\r
+#define ETH_DMA_IT_NIS ((u32)0x00010000) /* Normal interrupt summary */\r
+#define ETH_DMA_IT_AIS ((u32)0x00008000) /* Abnormal interrupt summary */\r
+#define ETH_DMA_IT_ER ((u32)0x00004000) /* Early receive interrupt */\r
+#define ETH_DMA_IT_FBE ((u32)0x00002000) /* Fatal bus error interrupt */\r
+#define ETH_DMA_IT_ET ((u32)0x00000400) /* Early transmit interrupt */\r
+#define ETH_DMA_IT_RWT ((u32)0x00000200) /* Receive watchdog timeout interrupt */\r
+#define ETH_DMA_IT_RPS ((u32)0x00000100) /* Receive process stopped interrupt */\r
+#define ETH_DMA_IT_RBU ((u32)0x00000080) /* Receive buffer unavailable interrupt */\r
+#define ETH_DMA_IT_R ((u32)0x00000040) /* Receive interrupt */\r
+#define ETH_DMA_IT_TU ((u32)0x00000020) /* Underflow interrupt */\r
+#define ETH_DMA_IT_RO ((u32)0x00000010) /* Overflow interrupt */\r
+#define ETH_DMA_IT_TJT ((u32)0x00000008) /* Transmit jabber timeout interrupt */\r
+#define ETH_DMA_IT_TBU ((u32)0x00000004) /* Transmit buffer unavailable interrupt */\r
+#define ETH_DMA_IT_TPS ((u32)0x00000002) /* Transmit process stopped interrupt */\r
+#define ETH_DMA_IT_T ((u32)0x00000001) /* Transmit interrupt */\r
+\r
+#define IS_ETH_DMA_IT(IT) ((((IT) & (u32)0xFFFE1800) == 0x00) && ((IT) != 0x00))\r
+#define IS_ETH_DMA_GET_IT(IT) (((IT) == ETH_DMA_IT_TST) || ((IT) == ETH_DMA_IT_PMT) || \\r
+ ((IT) == ETH_DMA_IT_MMC) || ((IT) == ETH_DMA_IT_NIS) || \\r
+ ((IT) == ETH_DMA_IT_AIS) || ((IT) == ETH_DMA_IT_ER) || \\r
+ ((IT) == ETH_DMA_IT_FBE) || ((IT) == ETH_DMA_IT_ET) || \\r
+ ((IT) == ETH_DMA_IT_RWT) || ((IT) == ETH_DMA_IT_RPS) || \\r
+ ((IT) == ETH_DMA_IT_RBU) || ((IT) == ETH_DMA_IT_R) || \\r
+ ((IT) == ETH_DMA_IT_TU) || ((IT) == ETH_DMA_IT_RO) || \\r
+ ((IT) == ETH_DMA_IT_TJT) || ((IT) == ETH_DMA_IT_TBU) || \\r
+ ((IT) == ETH_DMA_IT_TPS) || ((IT) == ETH_DMA_IT_T))\r
+\r
+/* ETHERNET DMA transmit process state --------------------------------------------------------*/\r
+#define ETH_DMA_TransmitProcess_Stopped ((u32)0x00000000) /* Stopped - Reset or Stop Tx Command issued */\r
+#define ETH_DMA_TransmitProcess_Fetching ((u32)0x00100000) /* Running - fetching the Tx descriptor */\r
+#define ETH_DMA_TransmitProcess_Waiting ((u32)0x00200000) /* Running - waiting for status */\r
+#define ETH_DMA_TransmitProcess_Reading ((u32)0x00300000) /* Running - reading the data from host memory */\r
+#define ETH_DMA_TransmitProcess_Suspended ((u32)0x00600000) /* Suspended - Tx Desciptor unavailabe */\r
+#define ETH_DMA_TransmitProcess_Closing ((u32)0x00700000) /* Running - closing Rx descriptor */\r
+\r
+/* ETHERNET DMA receive process state --------------------------------------------------------*/\r
+#define ETH_DMA_ReceiveProcess_Stopped ((u32)0x00000000) /* Stopped - Reset or Stop Rx Command issued */\r
+#define ETH_DMA_ReceiveProcess_Fetching ((u32)0x00020000) /* Running - fetching the Rx descriptor */\r
+#define ETH_DMA_ReceiveProcess_Waiting ((u32)0x00060000) /* Running - waiting for packet */\r
+#define ETH_DMA_ReceiveProcess_Suspended ((u32)0x00080000) /* Suspended - Rx Desciptor unavailable */\r
+#define ETH_DMA_ReceiveProcess_Closing ((u32)0x000A0000) /* Running - closing descriptor */\r
+#define ETH_DMA_ReceiveProcess_Queuing ((u32)0x000E0000) /* Running - queuing the recieve frame into host memory */\r
+\r
+/* ETHERNET DMA overflow --------------------------------------------------------*/\r
+#define ETH_DMA_Overflow_RxFIFOCounter ((u32)0x10000000) /* Overflow bit for FIFO overflow counter */\r
+#define ETH_DMA_Overflow_MissedFrameCounter ((u32)0x00010000) /* Overflow bit for missed frame counter */\r
+\r
+#define IS_ETH_DMA_GET_OVERFLOW(OVERFLOW) (((OVERFLOW) == ETH_DMA_Overflow_RxFIFOCounter) || \\r
+ ((OVERFLOW) == ETH_DMA_Overflow_MissedFrameCounter))\r
+\r
+/*----------------------------------------------------------------------------*/\r
+/* Ethernet PMT defines */\r
+/*----------------------------------------------------------------------------*/\r
+/* ETHERNET PMT Flags --------------------------------------------------------*/\r
+#define ETH_PMT_FLAG_WUFFRPR ((u32)0x80000000) /* Wake-Up Frame Filter Register Poniter Reset */\r
+#define ETH_PMT_FLAG_WUFR ((u32)0x00000040) /* Wake-Up Frame Received */\r
+#define ETH_PMT_FLAG_MPR ((u32)0x00000020) /* Magic Packet Received */\r
+\r
+#define IS_ETH_PMT_GET_FLAG(FLAG) (((FLAG) == ETH_PMT_FLAG_WUFR) || \\r
+ ((FLAG) == ETH_PMT_FLAG_MPR))\r
+\r
+/*----------------------------------------------------------------------------*/\r
+/* Ethernet MMC defines */\r
+/*----------------------------------------------------------------------------*/\r
+/* ETHERNET MMC Tx Interrupts */\r
+#define ETH_MMC_IT_TGF ((u32)0x00200000) /* When Tx good frame counter reaches half the maximum value */\r
+#define ETH_MMC_IT_TGFMSC ((u32)0x00008000) /* When Tx good multi col counter reaches half the maximum value */\r
+#define ETH_MMC_IT_TGFSC ((u32)0x00004000) /* When Tx good single col counter reaches half the maximum value */\r
+\r
+/* ETHERNET MMC Rx Interrupts */\r
+#define ETH_MMC_IT_RGUF ((u32)0x10020000) /* When Rx good unicast frames counter reaches half the maximum value */\r
+#define ETH_MMC_IT_RFAE ((u32)0x10000040) /* When Rx alignment error counter reaches half the maximum value */\r
+#define ETH_MMC_IT_RFCE ((u32)0x10000020) /* When Rx crc error counter reaches half the maximum value */\r
+\r
+#define IS_ETH_MMC_IT(IT) (((((IT) & (u32)0xFFDF3FFF) == 0x00) || (((IT) & (u32)0xEFFDFF9F) == 0x00)) && \\r
+ ((IT) != 0x00))\r
+#define IS_ETH_MMC_GET_IT(IT) (((IT) == ETH_MMC_IT_TGF) || ((IT) == ETH_MMC_IT_TGFMSC) || \\r
+ ((IT) == ETH_MMC_IT_TGFSC) || ((IT) == ETH_MMC_IT_RGUF) || \\r
+ ((IT) == ETH_MMC_IT_RFAE) || ((IT) == ETH_MMC_IT_RFCE))\r
+\r
+/* ETHERNET MMC Registers */\r
+#define ETH_MMCCR ((u32)0x00000100) /* MMC CR register */\r
+#define ETH_MMCRIR ((u32)0x00000104) /* MMC RIR register */\r
+#define ETH_MMCTIR ((u32)0x00000108) /* MMC TIR register */\r
+#define ETH_MMCRIMR ((u32)0x0000010C) /* MMC RIMR register */\r
+#define ETH_MMCTIMR ((u32)0x00000110) /* MMC TIMR register */\r
+#define ETH_MMCTGFSCCR ((u32)0x0000014C) /* MMC TGFSCCR register */\r
+#define ETH_MMCTGFMSCCR ((u32)0x00000150) /* MMC TGFMSCCR register */\r
+#define ETH_MMCTGFCR ((u32)0x00000168) /* MMC TGFCR register */\r
+#define ETH_MMCRFCECR ((u32)0x00000194) /* MMC RFCECR register */\r
+#define ETH_MMCRFAECR ((u32)0x00000198) /* MMC RFAECR register */\r
+#define ETH_MMCRGUFCR ((u32)0x000001C4) /* MMC RGUFCR register */\r
+\r
+/* ETHERNET MMC registers */\r
+#define IS_ETH_MMC_REGISTER(REG) (((REG) == ETH_MMCCR) || ((REG) == ETH_MMCRIR) || \\r
+ ((REG) == ETH_MMCTIR) || ((REG) == ETH_MMCRIMR) || \\r
+ ((REG) == ETH_MMCTIMR) || ((REG) == ETH_MMCTGFSCCR) || \\r
+ ((REG) == ETH_MMCTGFMSCCR) || ((REG) == ETH_MMCTGFCR) || \\r
+ ((REG) == ETH_MMCRFCECR) || ((REG) == ETH_MMCRFAECR) || \\r
+ ((REG) == ETH_MMCRGUFCR))\r
+\r
+/*----------------------------------------------------------------------------*/\r
+/* Ethernet PTP defines */\r
+/*----------------------------------------------------------------------------*/\r
+/* ETHERNET PTP time update method -------------------------------------------*/\r
+#define ETH_PTP_FineUpdate ((u32)0x00000001) /* Fine Update method */\r
+#define ETH_PTP_CoarseUpdate ((u32)0x00000000) /* Coarse Update method */\r
+\r
+#define IS_ETH_PTP_UPDATE(UPDATE) (((UPDATE) == ETH_PTP_FineUpdate) || \\r
+ ((UPDATE) == ETH_PTP_CoarseUpdate))\r
+\r
+/* ETHERNET PTP Flags --------------------------------------------------------*/\r
+#define ETH_PTP_FLAG_TSARU ((u32)0x00000020) /* Addend Register Update */\r
+#define ETH_PTP_FLAG_TSITE ((u32)0x00000010) /* Time Stamp Interrupt Trigger */\r
+#define ETH_PTP_FLAG_TSSTU ((u32)0x00000008) /* Time Stamp Update */\r
+#define ETH_PTP_FLAG_TSSTI ((u32)0x00000004) /* Time Stamp Initialize */\r
+\r
+#define IS_ETH_PTP_GET_FLAG(FLAG) (((FLAG) == ETH_PTP_FLAG_TSARU) || \\r
+ ((FLAG) == ETH_PTP_FLAG_TSITE) || \\r
+ ((FLAG) == ETH_PTP_FLAG_TSSTU) || \\r
+ ((FLAG) == ETH_PTP_FLAG_TSSTI))\r
+\r
+/* ETHERNET PTP subsecond increment */\r
+#define IS_ETH_PTP_SUBSECOND_INCREMENT(SUBSECOND) ((SUBSECOND) <= 0xFF)\r
+\r
+/* ETHERNET PTP time sign ----------------------------------------------------*/\r
+#define ETH_PTP_PositiveTime ((u32)0x00000000) /* Positive time value */\r
+#define ETH_PTP_NegativeTime ((u32)0x80000000) /* Negative time value */\r
+\r
+#define IS_ETH_PTP_TIME_SIGN(SIGN) (((SIGN) == ETH_PTP_PositiveTime) || \\r
+ ((SIGN) == ETH_PTP_NegativeTime))\r
+\r
+/* ETHERNET PTP time stamp low update */\r
+#define IS_ETH_PTP_TIME_STAMP_UPDATE_SUBSECOND(SUBSECOND) ((SUBSECOND) <= 0x7FFFFFFF)\r
+\r
+/* ETHERNET PTP registers */\r
+#define ETH_PTPTSCR ((u32)0x00000700) /* PTP TSCR register */\r
+#define ETH_PTPSSIR ((u32)0x00000704) /* PTP SSIR register */\r
+#define ETH_PTPTSHR ((u32)0x00000708) /* PTP TSHR register */\r
+#define ETH_PTPTSLR ((u32)0x0000070C) /* PTP TSLR register */\r
+#define ETH_PTPTSHUR ((u32)0x00000710) /* PTP TSHUR register */\r
+#define ETH_PTPTSLUR ((u32)0x00000714) /* PTP TSLUR register */\r
+#define ETH_PTPTSAR ((u32)0x00000718) /* PTP TSAR register */\r
+#define ETH_PTPTTHR ((u32)0x0000071C) /* PTP TTHR register */\r
+#define ETH_PTPTTLR ((u32)0x00000720) /* PTP TTLR register */\r
+\r
+#define IS_ETH_PTP_REGISTER(REG) (((REG) == ETH_PTPTSCR) || ((REG) == ETH_PTPSSIR) || \\r
+ ((REG) == ETH_PTPTSHR) || ((REG) == ETH_PTPTSLR) || \\r
+ ((REG) == ETH_PTPTSHUR) || ((REG) == ETH_PTPTSLUR) || \\r
+ ((REG) == ETH_PTPTSAR) || ((REG) == ETH_PTPTTHR) || \\r
+ ((REG) == ETH_PTPTTLR))\r
+\r
+/* Exported macro ------------------------------------------------------------*/\r
+/* Exported functions ------------------------------------------------------- */\r
+void ETH_DeInit(void);\r
+u32 ETH_Init(ETH_InitTypeDef* ETH_InitStruct, u16 PHYAddress);\r
+void ETH_StructInit(ETH_InitTypeDef* ETH_InitStruct);\r
+void ETH_SoftwareReset(void);\r
+FlagStatus ETH_GetSoftwareResetStatus(void);\r
+void ETH_Start(void);\r
+u32 ETH_HandleTxPkt(u32 addr, u16 FrameLength);\r
+u32 ETH_HandleRxPkt(u32 addr);\r
+\r
+\r
+u32 ETH_GetRxPktSize(void);\r
+void ETH_DropRxPkt(void);\r
+\r
+/*--------------------------------- PHY ------------------------------------*/\r
+u16 ETH_ReadPHYRegister(u16 PHYAddress, u16 PHYReg);\r
+u32 ETH_WritePHYRegister(u16 PHYAddress, u16 PHYReg, u16 PHYValue);\r
+u32 ETH_PHYLoopBackCmd(u16 PHYAddress, FunctionalState NewState);\r
+/*--------------------------------- MAC ------------------------------------*/\r
+void ETH_MACTransmissionCmd(FunctionalState NewState);\r
+void ETH_MACReceptionCmd(FunctionalState NewState);\r
+FlagStatus ETH_GetFlowControlBusyStatus(void);\r
+void ETH_InitiatePauseControlFrame(void);\r
+void ETH_BackPressureActivationCmd(FunctionalState NewState);\r
+FlagStatus ETH_GetMACFlagStatus(u32 ETH_MAC_FLAG);\r
+ITStatus ETH_GetMACITStatus(u32 ETH_MAC_IT);\r
+void ETH_MACITConfig(u32 ETH_MAC_IT, FunctionalState NewState);\r
+void ETH_MACAddressConfig(u32 MacAddr, u8 *Addr);\r
+void ETH_GetMACAddress(u32 MacAddr, u8 *Addr);\r
+void ETH_MACAddressPerfectFilterCmd(u32 MacAddr, FunctionalState NewState);\r
+void ETH_MACAddressFilterConfig(u32 MacAddr, u32 Filter);\r
+void ETH_MACAddressMaskBytesFilterConfig(u32 MacAddr, u32 MaskByte);\r
+/*----------------------- DMA Tx/Rx descriptors ----------------------------*/\r
+void ETH_DMATxDescChainInit(ETH_DMADESCTypeDef *DMATxDescTab, u8 *TxBuff, u32 TxBuffCount);\r
+void ETH_DMATxDescRingInit(ETH_DMADESCTypeDef *DMATxDescTab, u8 *TxBuff1, u8 *TxBuff2, u32 TxBuffCount);\r
+FlagStatus ETH_GetDMATxDescFlagStatus(ETH_DMADESCTypeDef *DMATxDesc, u32 ETH_DMATxDescFlag);\r
+u32 ETH_GetDMATxDescCollisionCount(ETH_DMADESCTypeDef *DMATxDesc);\r
+void ETH_SetDMATxDescOwnBit(ETH_DMADESCTypeDef *DMATxDesc);\r
+void ETH_DMATxDescTransmitITConfig(ETH_DMADESCTypeDef *DMATxDesc, FunctionalState NewState);\r
+void ETH_DMATxDescFrameSegmentConfig(ETH_DMADESCTypeDef *DMATxDesc, u32 DMATxDesc_FrameSegment);\r
+void ETH_DMATxDescChecksumInsertionConfig(ETH_DMADESCTypeDef *DMATxDesc, u32 DMATxDesc_Checksum);\r
+void ETH_DMATxDescCRCCmd(ETH_DMADESCTypeDef *DMATxDesc, FunctionalState NewState);\r
+void ETH_DMATxDescEndOfRingCmd(ETH_DMADESCTypeDef *DMATxDesc, FunctionalState NewState);\r
+void ETH_DMATxDescSecondAddressChainedCmd(ETH_DMADESCTypeDef *DMATxDesc, FunctionalState NewState);\r
+void ETH_DMATxDescShortFramePaddingCmd(ETH_DMADESCTypeDef *DMATxDesc, FunctionalState NewState);\r
+void ETH_DMATxDescTimeStampCmd(ETH_DMADESCTypeDef *DMATxDesc, FunctionalState NewState);\r
+void ETH_DMATxDescBufferSizeConfig(ETH_DMADESCTypeDef *DMATxDesc, u32 BufferSize1, u32 BufferSize2);\r
+void ETH_DMARxDescChainInit(ETH_DMADESCTypeDef *DMARxDescTab, u8 *RxBuff, u32 RxBuffCount);\r
+void ETH_DMARxDescRingInit(ETH_DMADESCTypeDef *DMARxDescTab, u8 *RxBuff1, u8 *RxBuff2, u32 RxBuffCount);\r
+FlagStatus ETH_GetDMARxDescFlagStatus(ETH_DMADESCTypeDef *DMARxDesc, u32 ETH_DMARxDescFlag);\r
+void ETH_SetDMARxDescOwnBit(ETH_DMADESCTypeDef *DMARxDesc);\r
+u32 ETH_GetDMARxDescFrameLength(ETH_DMADESCTypeDef *DMARxDesc);\r
+void ETH_DMARxDescReceiveITConfig(ETH_DMADESCTypeDef *DMARxDesc, FunctionalState NewState);\r
+void ETH_DMARxDescEndOfRingCmd(ETH_DMADESCTypeDef *DMARxDesc, FunctionalState NewState);\r
+void ETH_DMARxDescSecondAddressChainedCmd(ETH_DMADESCTypeDef *DMARxDesc, FunctionalState NewState);\r
+u32 ETH_GetDMARxDescBufferSize(ETH_DMADESCTypeDef *DMARxDesc, u32 DMARxDesc_Buffer);\r
+/*--------------------------------- DMA ------------------------------------*/\r
+FlagStatus ETH_GetDMAFlagStatus(u32 ETH_DMA_FLAG);\r
+void ETH_DMAClearFlag(u32 ETH_DMA_FLAG);\r
+ITStatus ETH_GetDMAITStatus(u32 ETH_DMA_IT);\r
+void ETH_DMAClearITPendingBit(u32 ETH_DMA_IT);\r
+u32 ETH_GetTransmitProcessState(void);\r
+u32 ETH_GetReceiveProcessState(void);\r
+void ETH_FlushTransmitFIFO(void);\r
+FlagStatus ETH_GetFlushTransmitFIFOStatus(void);\r
+void ETH_DMATransmissionCmd(FunctionalState NewState);\r
+void ETH_DMAReceptionCmd(FunctionalState NewState);\r
+void ETH_DMAITConfig(u32 ETH_DMA_IT, FunctionalState NewState);\r
+FlagStatus ETH_GetDMAOverflowStatus(u32 ETH_DMA_Overflow);\r
+u32 ETH_GetRxOverflowMissedFrameCounter(void);\r
+u32 ETH_GetBufferUnavailableMissedFrameCounter(void);\r
+u32 ETH_GetCurrentTxDescStartAddress(void);\r
+u32 ETH_GetCurrentRxDescStartAddress(void);\r
+u32 ETH_GetCurrentTxBufferAddress(void);\r
+u32 ETH_GetCurrentRxBufferAddress(void);\r
+void ETH_ResumeDMATransmission(void);\r
+void ETH_ResumeDMAReception(void);\r
+/*--------------------------------- PMT ------------------------------------*/\r
+void ETH_ResetWakeUpFrameFilterRegisterPointer(void);\r
+void ETH_SetWakeUpFrameFilterRegister(u32 *Buffer);\r
+void ETH_GlobalUnicastWakeUpCmd(FunctionalState NewState);\r
+FlagStatus ETH_GetPMTFlagStatus(u32 ETH_PMT_FLAG);\r
+void ETH_WakeUpFrameDetectionCmd(FunctionalState NewState);\r
+void ETH_MagicPacketDetectionCmd(FunctionalState NewState);\r
+void ETH_PowerDownCmd(FunctionalState NewState);\r
+/*--------------------------------- MMC ------------------------------------*/\r
+void ETH_MMCCounterFreezeCmd(FunctionalState NewState);\r
+void ETH_MMCResetOnReadCmd(FunctionalState NewState);\r
+void ETH_MMCCounterRolloverCmd(FunctionalState NewState);\r
+void ETH_MMCCountersReset(void);\r
+void ETH_MMCITConfig(u32 ETH_MMC_IT, FunctionalState NewState);\r
+ITStatus ETH_GetMMCITStatus(u32 ETH_MMC_IT);\r
+u32 ETH_GetMMCRegister(u32 ETH_MMCReg);\r
+/*--------------------------------- PTP ------------------------------------*/\r
+u32 ETH_HandlePTPTxPkt(u8 *ppkt, u16 FrameLength, u32 *PTPTxTab);\r
+u32 ETH_HandlePTPRxPkt(u8 *ppkt, u32 *PTPRxTab);\r
+void ETH_DMAPTPTxDescChainInit(ETH_DMADESCTypeDef *DMATxDescTab, ETH_DMADESCTypeDef *DMAPTPTxDescTab, u8* TxBuff, u32 TxBuffCount);\r
+void ETH_DMAPTPRxDescChainInit(ETH_DMADESCTypeDef *DMARxDescTab, ETH_DMADESCTypeDef *DMAPTPRxDescTab, u8 *RxBuff, u32 RxBuffCount);\r
+void ETH_EnablePTPTimeStampAddend(void);\r
+void ETH_EnablePTPTimeStampInterruptTrigger(void);\r
+void ETH_EnablePTPTimeStampUpdate(void);\r
+void ETH_InitializePTPTimeStamp(void);\r
+void ETH_PTPUpdateMethodConfig(u32 UpdateMethod);\r
+void ETH_PTPTimeStampCmd(FunctionalState NewState);\r
+FlagStatus ETH_GetPTPFlagStatus(u32 ETH_PTP_FLAG);\r
+void ETH_SetPTPSubSecondIncrement(u32 SubSecondValue);\r
+void ETH_SetPTPTimeStampUpdate(u32 Sign, u32 SecondValue, u32 SubSecondValue);\r
+void ETH_SetPTPTimeStampAddend(u32 Value);\r
+void ETH_SetPTPTargetTime(u32 HighValue, u32 LowValue);\r
+u32 ETH_GetPTPRegister(u32 ETH_PTPReg);\r
+\r
+#endif /* __STM32FXXX_ETH_H */\r
+\r
+/******************* (C) COPYRIGHT 2008 STMicroelectronics *****END OF FILE****/\r