]> git.sur5r.net Git - openocd/commitdiff
tcl/target: Add LPC4357 config
authorAndreas Färber <afaerber@suse.de>
Mon, 19 Oct 2015 22:22:50 +0000 (00:22 +0200)
committerFreddie Chopin <freddie.chopin@gmail.com>
Fri, 30 Oct 2015 13:14:12 +0000 (13:14 +0000)
Reuse the flashless LPC4350 as base and amend it as necessary.
The LPC43x7 have 2x 512 KB of flash.

Change-Id: Ia7ffbc7101023479971984b839f171ed4be6b089
Signed-off-by: Andreas Färber <afaerber@suse.de>
Reviewed-on: http://openocd.zylin.com/3037
Tested-by: jenkins
Reviewed-by: Freddie Chopin <freddie.chopin@gmail.com>
tcl/target/lpc4350.cfg
tcl/target/lpc4357.cfg [new file with mode: 0644]

index fae54f7763ebe38b23f519dc831754e451fa3a21..4e23ffb0dd8111a53467f12789fbab7eceae9023 100644 (file)
@@ -51,6 +51,15 @@ if { [using_jtag] } {
        target create $_CHIPNAME.m0 cortex_m -chain-position $_CHIPNAME.m0
 }
 
+# LPC4350 has 96+32 KB SRAM
+if { [info exists WORKAREASIZE] } {
+       set _WORKAREASIZE $WORKAREASIZE
+} else {
+       set _WORKAREASIZE 0x20000
+}
+$_CHIPNAME.m4 configure -work-area-phys 0x10000000 \
+                       -work-area-size $_WORKAREASIZE -work-area-backup 0
+
 if {![using_hla]} {
    # on this CPU we should use VECTRESET to perform a soft reset and
    # manually reset the periphery
diff --git a/tcl/target/lpc4357.cfg b/tcl/target/lpc4357.cfg
new file mode 100644 (file)
index 0000000..1a15ad6
--- /dev/null
@@ -0,0 +1,12 @@
+#
+# NXP LPC4357
+#
+
+if { ![info exists CHIPNAME] } {
+       set CHIPNAME lpc4357
+}
+set WORKAREASIZE 0x8000
+source [find target/lpc4350.cfg]
+
+flash bank $_CHIPNAME.flasha lpc2000 0x1A000000 0x80000 0 0 $_CHIPNAME.m4 lpc4300 204000 calc_checksum
+flash bank $_CHIPNAME.flashb lpc2000 0x1B000000 0x80000 0 0 $_CHIPNAME.m4 lpc4300 204000 calc_checksum