AC_CANONICAL_HOST
+AC_CHECK_HEADERS(jtag_minidriver.h)
AC_CHECK_HEADERS(sys/param.h)
AC_CHECK_HEADERS(elf.h)
nobase_dist_pkglib_DATA = xscale/debug_handler.bin event/at91eb40a_reset.script target/at91eb40a.cfg \
event/at91r40008_reset.script event/sam7s256_reset.script event/sam7x256_reset.script \
target/at91r40008.cfg target/lpc2148.cfg target/lpc2294.cfg target/sam7s256.cfg \
- target/sam7x256.cfg target/str710.cfg target/str912.cfg
+ target/sam7x256.cfg target/str710.cfg target/str912.cfg target/nslu2.cfg target/pxa255_sst.cfg \
+ target/pxa255.cfg target/zy1000.cfg event/zy1000_reset.script event/at91sam9260_reset.script target/at91sam9260.cfg
+
--- /dev/null
+mww 0xfffffd08 0xa5000501 # RSTC_MR : enable user reset\r
+mww 0xfffffd44 0x00008000 # WDT_MR : disable watchdog\r
+\r
+mww 0xfffffc20 0x00004001 # CKGR_MOR : enable the main oscillator\r
+sleep 20 # wait 20 ms\r
+mww 0xfffffc30 0x00000001 # PMC_MCKR : switch to main oscillator\r
+sleep 10 # wait 10 ms\r
+mww 0xfffffc28 0x2060bf09 # CKGR_PLLAR: Set PLLA Register for 198,656MHz\r
+sleep 20 # wait 20 ms\r
+mww 0xfffffc30 0x00000101 # PMC_MCKR : Select prescaler\r
+sleep 10 # wait 10 ms\r
+mww 0xfffffc30 0x00000102 # PMC_MCKR : Clock from PLLA is selected\r
+sleep 10 # wait 10 ms\r
+\r
+jtag_speed 0 # Increase JTAG Speed to 6 MHz\r
+arm7_9 dcc_downloads enable # Enable faster DCC downloads\r
+\r
+mww 0xffffec00 0x01020102 # SMC_SETUP0 : Setup SMC for Intel NOR Flash JS28F128P30T85 128MBit\r
+mww 0xffffec04 0x09070806 # SMC_PULSE0\r
+mww 0xffffec08 0x000d000b # SMC_CYCLE0\r
+mww 0xffffec0c 0x00001003 # SMC_MODE0\r
+\r
+flash probe 0 # Identify flash bank 0\r
+\r
+mww 0xfffff870 0xffff0000 # PIO_ASR : Select peripheral function for D15..D31\r
+mww 0xfffff804 0xffff0000 # PIO_PDR : Disable PIO function for D15..D31\r
+\r
+mww 0xffffef1c 0x2 # EBI_CSA : Assign EBI Chip Select 1 to SDRAM\r
+\r
+#mww 0xffffea08 0x85227259 # SDRAMC_CR : Configure SDRAM (2 x Samsung K4S561632H-UC75 : 4M x 16Bit x 4 Banks)\r
+mww 0xffffea08 0x85227254 # SDRAMC_CR : Configure SDRAM (2 x Samsung K4S641632H-UC75 : 1M x 16Bit x 4 Banks)\r
+\r
+mww 0xffffea00 0x1 # SDRAMC_MR : issue a NOP command\r
+mww 0x20000000 0\r
+mww 0xffffea00 0x2 # SDRAMC_MR : issue an 'All Banks Precharge' command\r
+mww 0x20000000 0\r
+mww 0xffffea00 0x4 # SDRAMC_MR : issue 8 x 'Auto-Refresh' Command\r
+mww 0x20000000 0\r
+mww 0xffffea00 0x4\r
+mww 0x20000000 0\r
+mww 0xffffea00 0x4\r
+mww 0x20000000 0\r
+mww 0xffffea00 0x4\r
+mww 0x20000000 0\r
+mww 0xffffea00 0x4\r
+mww 0x20000000 0\r
+mww 0xffffea00 0x4\r
+mww 0x20000000 0\r
+mww 0xffffea00 0x4\r
+mww 0x20000000 0\r
+mww 0xffffea00 0x4\r
+mww 0x20000000 0\r
+mww 0xffffea00 0x3 # SDRAMC_MR : issue a 'Load Mode Register' command\r
+mww 0x20000000 0\r
+mww 0xffffea00 0x0 # SDRAMC_MR : normal mode\r
+mww 0x20000000 0\r
+mww 0xffffea04 0x5d2 # SDRAMC_TR : Set refresh timer count to 15us\r
+\r
--- /dev/null
+reg cpsr 0x000000D3\r
+ \r
+mww 0xFFE00000 0x0100273D\r
+mww 0xFFE00004 0x08002125\r
+mww 0xFFEe0008 0x02002125\r
+mww 0xFFE0000c 0x03002125\r
+mww 0xFFE00010 0x40000000\r
+mww 0xFFE00014 0x50000000\r
+mww 0xFFE00018 0x60000000\r
+mww 0xFFE0001c 0x70000000\r
+mww 0xFFE00020 0x00000001\r
+mww 0xFFE00024 0x00000000\r
+ \r
+mww 0xFFFFF124 0xFFFFFFFF \r
+mww 0xffff0010 0x100\r
+mww 0xffff0034 0x100\r
+\r
+\r
--- /dev/null
+# Thanks to Pieter Conradie for this script! \r
+# Target: Atmel AT91SAM9260\r
+######################################\r
+\r
+reset_config trst_and_srst\r
+\r
+#jtag_device <IR length> <IR capture> <IR mask> <IDCODE instruction>\r
+jtag_device 4 0x1 0xf 0xe\r
+\r
+jtag_nsrst_delay 200\r
+jtag_ntrst_delay 0\r
+\r
+######################\r
+# Target configuration\r
+######################\r
+\r
+#target <type> <endianess> <reset mode> <JTAG pos> <variant>\r
+target arm926ejs little reset_init 0 arm926ejs\r
+\r
+target_script 0 reset event/at91sam9260_reset.script\r
+run_and_halt_time 0 30\r
+\r
+#working area <target#> <address> <size> <backup|nobackup>\r
+working_area 0 0x00300000 0x1000 backup\r
+\r
+\r
+#####################\r
+# Flash configuration\r
+#####################\r
+\r
+#flash bank cfi <base> <size> <chip width> <bus width> <target#>\r
+flash bank cfi 0x10000000 0x01000000 2 2 0\r
+\r
--- /dev/null
+# use combined on interfaces or targets that can't set TRST/SRST separately\r
+reset_config srst_only\r
+\r
+# jtag scan chain\r
+#format L IRC IRCM IDCODE (Length, IR Capture, IR Capture Mask, IDCODE)\r
+jtag_device 7 0x1 0x7f 0x7e\r
+\r
+# target configuration\r
+target xscale big reset_init 0 ixp42x\r
+run_and_halt_time 0 30\r
+\r
+# maps to PXA internal RAM. If you are using a PXA255\r
+# you must initialize SDRAM or leave this option off\r
+working_area 0 0x00020000 0x10000 nobackup\r
+\r
+# flash bank <driver> <base> <size> <chip_width> <bus_width>\r
+#flash bank cfi 0x50000000 0x1000000 2 4 0 \r
+\r
+\r
+\r
+\r
+\r
--- /dev/null
+jtag_device 5 0x1 0x1f 0x1e\r
+jtag_nsrst_delay 200\r
+jtag_ntrst_delay 200\r
+target xscale little reset_init 0 pxa255\r
+reset_config trst_and_srst\r
+run_and_halt_time 0 30\r
+\r
+target_script 0 reset /ram/pxa255.init\r
+\r
+#xscale debug_handler 0 0xFFFF0800 # debug handler base address\r
+\r
+trunc /ram/pxa255.init\r
+append /ram/pxa255.init #configuration file for PXA250 Evaluation Board\r
+append /ram/pxa255.init # -----------------------------------------------------\r
+append /ram/pxa255.init #\r
+append /ram/pxa255.init xscale cp15 15 0x00002001 #Enable CP0 and CP13 access\r
+append /ram/pxa255.init #\r
+append /ram/pxa255.init # setup GPIO\r
+append /ram/pxa255.init #\r
+append /ram/pxa255.init mww 0x40E00018 0x00008000 #CPSR0\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x40E0001C 0x00000002 #GPSR1\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x40E00020 0x00000008 #GPSR2\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x40E0000C 0x00008000 #GPDR0\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x40E00054 0x80000000 #GAFR0_L\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x40E00058 0x00188010 #GAFR0_H\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x40E0005C 0x60908018 #GAFR1_L\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x40E0000C 0x0280E000 #GPDR0\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x40E00010 0x821C88B2 #GPDR1\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x40E00014 0x000F03DB #GPDR2\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x40E00000 0x000F03DB #GPLR0\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init \r
+append /ram/pxa255.init \r
+append /ram/pxa255.init mww 0x40F00004 0x00000020 #PSSR\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init \r
+append /ram/pxa255.init #\r
+append /ram/pxa255.init # setup memory controller\r
+append /ram/pxa255.init #\r
+append /ram/pxa255.init mww 0x48000008 0x01111998 #MSC0\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x48000010 0x00047ff0 #MSC2\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x48000014 0x00000000 #MECR\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x48000028 0x00010504 #MCMEM0\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x4800002C 0x00010504 #MCMEM1\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x48000030 0x00010504 #MCATT0\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x48000034 0x00010504 #MCATT1\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x48000038 0x00004715 #MCIO0\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x4800003C 0x00004715 #MCIO1\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init #\r
+append /ram/pxa255.init mww 0x48000004 0x03CA4018 #MDREF\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x48000004 0x004B4018 #MDREF\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x48000004 0x000B4018 #MDREF\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x48000004 0x000BC018 #MDREF\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x48000000 0x00001AC8 #MDCNFG\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init \r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init \r
+append /ram/pxa255.init mww 0x48000000 0x00001AC9 #MDCNFG\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init mww 0x48000040 0x00000000 #MDMRS\r
+append /ram/pxa255.init sleep 20\r
+append /ram/pxa255.init \r
--- /dev/null
+# A PXA255 test board with SST 39LF400A flash\r
+#\r
+# At reset the memory map is as follows. Note that\r
+# the memory map changes later on as the application \r
+# starts...\r
+#\r
+# RAM at 0x40000000\r
+# Flash at 0x00000000\r
+#\r
+script /target/pxa255.cfg\r
+# flash bank <driver> <base> <size> <chip_width> <bus_width> <targetNum> [options]\r
+flash bank cfi 0x00000000 0x80000 2 2 0 jedec_probe\r
+working_area 0 0x4000000 0x4000 nobackup 0\r
--- /dev/null
+#Script for ZY1000\r
+\r
+#Atmel ties SRST & TRST together, at which point it makes\r
+#no sense to use TRST, but use TMS instead.\r
+#\r
+#The annoying thing with tying SRST & TRST together is that\r
+#there is no way to halt the CPU *before and during* the\r
+#SRST reset, which means that the CPU will run a number\r
+#of cycles before it can be halted(as much as milliseconds).\r
+reset_config srst_only srst_pulls_trst\r
+ \r
+#jtag scan chain\r
+#format L IRC IRCM IDCODE (Length, IR Capture, IR Capture Mask, IDCODE)\r
+jtag_device 4 0x1 0xf 0xe\r
+\r
+#target configuration\r
+#target arm7tdmi <endianness> <reset mode> <chainpos> <variant>\r
+target arm7tdmi little reset_init 0 arm7tdmi-s_r4\r
+\r
+# at CPU CLK <32kHz this must be disabled\r
+arm7 fast_memory_access enable\r
+arm7_9 dcc_downloads enable\r
+\r
+\r
+flash bank ecosflash 0x01000000 0x200000 2 2 0 /rom/at91eb40a.elf\r
+target_script 0 reset event/zy1000_reset.script\r
+\r
+# required for usable performance. Used for lots of\r
+# other things than flash programming.\r
+working_area 0 0x00000000 0x20000 nobackup\r