From: Simon Glass Date: Sat, 12 Mar 2016 05:07:12 +0000 (-0700) Subject: x86: link: Add pin configuration to the device tree X-Git-Tag: v2016.05-rc1~283 X-Git-Url: https://git.sur5r.net/?a=commitdiff_plain;h=0a10f440e3ba8b37b986c5eb7f7c1ac191c6a56d;p=u-boot x86: link: Add pin configuration to the device tree At present pin configuration on link does not use the standard mechanism, but some rather ugly custom code. As a first step to resolving this, add the pin configuration to the device tree. Four of the GPIOs must be available before relocation (for SDRAM pin strapping). Signed-off-by: Simon Glass Reviewed-by: Bin Meng --- diff --git a/arch/x86/dts/chromebook_link.dts b/arch/x86/dts/chromebook_link.dts index a702ea9d60..a424f6b93f 100644 --- a/arch/x86/dts/chromebook_link.dts +++ b/arch/x86/dts/chromebook_link.dts @@ -1,5 +1,7 @@ /dts-v1/; +#include + /include/ "skeleton.dtsi" /include/ "keyboard.dtsi" /include/ "serial.dtsi" @@ -62,6 +64,159 @@ intel,duplicate-por; }; + pch_pinctrl { + compatible = "intel,x86-pinctrl"; + u-boot,dm-pre-reloc; + reg = <0 0>; + + gpio_a0 { + gpio-offset = <0 0>; + mode-gpio; + direction = ; + }; + + gpio_a1 { + gpio-offset = <0>; + mode-gpio; + direction = ; + output-value = <1>; + }; + + gpio_a3 { + gpio-offset = <0 3>; + mode-gpio; + direction = ; + }; + + gpio_a5 { + gpio-offset = <0 5>; + mode-gpio; + direction = ; + }; + + gpio_a6 { + gpio-offset = <0 6>; + mode-gpio; + direction = ; + output-value = <1>; + }; + + gpio_a7 { + gpio-offset = <0 7>; + mode-gpio; + direction = ; + invert; + }; + + gpio_a8 { + gpio-offset = <0 8>; + mode-gpio; + direction = ; + invert; + }; + + gpio_a9 { + gpio-offset = <0 9>; + mode-gpio; + direction = ; + }; + + gpio_a10 { + u-boot,dm-pre-reloc; + gpio-offset = <0 10>; + mode-gpio; + direction = ; + }; + + gpio_a11 { + gpio-offset = <0 11>; + mode-gpio; + direction = ; + }; + + gpio_a12 { + gpio-offset = <0 12>; + mode-gpio; + direction = ; + invert; + }; + + gpio_a14 { + gpio-offset = <0 14>; + mode-gpio; + direction = ; + invert; + }; + + gpio_a15 { + gpio-offset = <0 15>; + mode-gpio; + direction = ; + invert; + }; + + gpio_a21 { + gpio-offset = <0 21>; + mode-gpio; + direction = ; + }; + + gpio_a24 { + gpio-offset = <0 24>; + mode-gpio; + output-value = <0>; + direction = ; + }; + + gpio_a28 { + gpio-offset = <0 28>; + mode-gpio; + direction = ; + }; + + gpio_b4 { + gpio-offset = <0x30 4>; + mode-gpio; + direction = ; + output-value = <1>; + }; + + gpio_b9 { + u-boot,dm-pre-reloc; + gpio-offset = <0x30 9>; + mode-gpio; + direction = ; + }; + + gpio_b10 { + u-boot,dm-pre-reloc; + gpio-offset = <0x30 10>; + mode-gpio; + direction = ; + }; + + gpio_b11 { + u-boot,dm-pre-reloc; + gpio-offset = <0x30 11>; + mode-gpio; + direction = ; + }; + + gpio_b25 { + gpio-offset = <0x30 25>; + mode-gpio; + direction = ; + }; + + gpio_b28 { + gpio-offset = <0x30 28>; + mode-gpio; + direction = ; + output-value = <1>; + }; + + }; + pci { compatible = "pci-x86"; #address-cells = <3>;