From: Marek Vasut Date: Sun, 26 Jul 2015 09:44:54 +0000 (+0200) Subject: ddr: altera: Clean up of delay_for_n_mem_clocks() part 4 X-Git-Tag: v2015.10-rc2~217 X-Git-Url: https://git.sur5r.net/?a=commitdiff_plain;h=0c1b81bdf391b99863a5f8ffa8eb81c5d1cad3f6;p=u-boot ddr: altera: Clean up of delay_for_n_mem_clocks() part 4 Simplify the loop code, optimizing compiler can deal with this. No functional change. Signed-off-by: Marek Vasut --- diff --git a/drivers/ddr/altera/sequencer.c b/drivers/ddr/altera/sequencer.c index ed4d791af0..d4e720f8db 100644 --- a/drivers/ddr/altera/sequencer.c +++ b/drivers/ddr/altera/sequencer.c @@ -822,18 +822,11 @@ static void delay_for_n_mem_clocks(const u32 clocks) writel(RW_MGR_IDLE_LOOP2, &sdr_rw_load_jump_mgr_regs->load_jump_add1); - /* hack to get around compiler not being smart enough */ - if (afi_clocks <= 0x10000) { - /* only need to run once */ - writel(RW_MGR_IDLE_LOOP2, SDR_PHYGRP_RWMGRGRP_ADDRESS | - RW_MGR_RUN_SINGLE_GROUP_OFFSET); - } else { - do { - writel(RW_MGR_IDLE_LOOP2, - SDR_PHYGRP_RWMGRGRP_ADDRESS | - RW_MGR_RUN_SINGLE_GROUP_OFFSET); - } while (c_loop-- != 0); - } + do { + writel(RW_MGR_IDLE_LOOP2, + SDR_PHYGRP_RWMGRGRP_ADDRESS | + RW_MGR_RUN_SINGLE_GROUP_OFFSET); + } while (c_loop-- != 0); } debug("%s:%d clocks=%u ... end\n", __func__, __LINE__, clocks); }