From: Marek Vasut Date: Thu, 16 Jul 2015 23:57:41 +0000 (+0200) Subject: ddr: altera: Clean up mem_config() X-Git-Tag: v2015.10-rc2~304 X-Git-Url: https://git.sur5r.net/?a=commitdiff_plain;h=16502a0b2bcea3e2aa8736871f350196cab262fe;p=u-boot ddr: altera: Clean up mem_config() Clean mem_config() function. First, reorder the math done in the function such that WLAT and RLAT computation is together. Then, scrap contradictory comments which do not match the result of the math at all. Next, extract the mem_precharge_and_activate() call from the end of the function as it is completely unrelated here. Finally, rename the function to mem_init_latency(). Signed-off-by: Marek Vasut --- diff --git a/drivers/ddr/altera/sequencer.c b/drivers/ddr/altera/sequencer.c index 25b7b14849..a215c20d0d 100644 --- a/drivers/ddr/altera/sequencer.c +++ b/drivers/ddr/altera/sequencer.c @@ -3123,57 +3123,44 @@ static void mem_precharge_and_activate(void) } } -/* Configure various memory related parameters. */ -static void mem_config(void) +/** + * mem_init_latency() - Configure memory RLAT and WLAT settings + * + * Configure memory RLAT and WLAT parameters. + */ +static void mem_init_latency(void) { - uint32_t rlat, wlat; - uint32_t rw_wl_nop_cycles; - uint32_t max_latency; - - debug("%s:%d\n", __func__, __LINE__); - /* read in write and read latency */ - wlat = readl(&data_mgr->t_wl_add); - wlat += readl(&data_mgr->mem_t_add); - - /* WL for hard phy does not include additive latency */ - /* - * add addtional write latency to offset the address/command extra - * clock cycle. We change the AC mux setting causing AC to be delayed - * by one mem clock cycle. Only do this for DDR3 + * For AV/CV, LFIFO is hardened and always runs at full rate + * so max latency in AFI clocks, used here, is correspondingly + * smaller. */ - wlat = wlat + 1; - - rlat = readl(&data_mgr->t_rl_add); + const u32 max_latency = (1 << MAX_LATENCY_COUNT_WIDTH) - 1; + u32 rlat, wlat; - rw_wl_nop_cycles = wlat - 2; - gbl->rw_wl_nop_cycles = rw_wl_nop_cycles; + debug("%s:%d\n", __func__, __LINE__); /* - * For AV/CV, lfifo is hardened and always runs at full rate so - * max latency in AFI clocks, used here, is correspondingly smaller. + * Read in write latency. + * WL for Hard PHY does not include additive latency. */ - max_latency = (1<t_wl_add); + wlat += readl(&data_mgr->mem_t_add); - /* write latency */ - /* Adjust Write Latency for Hard PHY */ - wlat = wlat + 1; + gbl->rw_wl_nop_cycles = wlat - 1; - /* set a pretty high read latency initially */ - gbl->curr_read_lat = rlat + 16; + /* Read in readl latency. */ + rlat = readl(&data_mgr->t_rl_add); + /* Set a pretty high read latency initially. */ + gbl->curr_read_lat = rlat + 16; if (gbl->curr_read_lat > max_latency) gbl->curr_read_lat = max_latency; writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat); - /* advertise write latency */ - gbl->curr_write_lat = wlat; - writel(wlat - 2, &phy_mgr_cfg->afi_wlat); - - /* initialize bit slips */ - mem_precharge_and_activate(); + /* Advertise write latency. */ + writel(wlat, &phy_mgr_cfg->afi_wlat); } /* Set VFIFO and LFIFO to instant-on settings in skip calibration mode */ @@ -3275,15 +3262,19 @@ static uint32_t mem_calibrate(void) uint32_t sr_failed = 0; debug("%s:%d\n", __func__, __LINE__); - /* Initialize the data settings */ + /* Initialize the data settings */ gbl->error_substage = CAL_SUBSTAGE_NIL; gbl->error_stage = CAL_STAGE_NIL; gbl->error_group = 0xff; gbl->fom_in = 0; gbl->fom_out = 0; - mem_config(); + /* Initialize WLAT and RLAT. */ + mem_init_latency(); + + /* Initialize bit slips. */ + mem_precharge_and_activate(); for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) { writel(i, SDR_PHYGRP_SCCGRP_ADDRESS | diff --git a/drivers/ddr/altera/sequencer.h b/drivers/ddr/altera/sequencer.h index 5d4d80016d..3e4152f69f 100644 --- a/drivers/ddr/altera/sequencer.h +++ b/drivers/ddr/altera/sequencer.h @@ -242,10 +242,6 @@ struct gbl_type { uint32_t curr_read_lat; - /* current write latency */ - - uint32_t curr_write_lat; - /* error code */ uint32_t error_substage;