From: Benoît Thébaudeau Date: Wed, 30 Jan 2013 11:19:16 +0000 (+0000) Subject: imx: mx6q DDR3 init: Fix RST_to_CKE X-Git-Tag: v2013.04-rc2~24^2~1^2~41 X-Git-Url: https://git.sur5r.net/?a=commitdiff_plain;h=1791b1f97f71bb4f110ca851ab10479640b7bc05;p=u-boot imx: mx6q DDR3 init: Fix RST_to_CKE MMDC1_MDOR.RST_to_CKE should be set to 500 µs according to the JEDEC specification for DDR3. With a cycle of 15.258 µs, this gives 33 cycles encoded as 0x23 for the bit-field MMDC1_MDOR[5:0]. Signed-off-by: Benoît Thébaudeau --- diff --git a/board/freescale/imx/ddr/mx6q_4x_mt41j128.cfg b/board/freescale/imx/ddr/mx6q_4x_mt41j128.cfg index 73317b54a8..51f8c359a5 100644 --- a/board/freescale/imx/ddr/mx6q_4x_mt41j128.cfg +++ b/board/freescale/imx/ddr/mx6q_4x_mt41j128.cfg @@ -114,7 +114,7 @@ DATA 4 0x021b0010 0xFF538F64 DATA 4 0x021b0014 0x01FF00DB DATA 4 0x021b002c 0x000026D2 -DATA 4 0x021b0030 0x005A1021 +DATA 4 0x021b0030 0x005A1023 DATA 4 0x021b0008 0x09444040 DATA 4 0x021b0004 0x00025576 DATA 4 0x021b0040 0x00000027