From: Peng Fan Date: Fri, 7 Aug 2015 08:43:41 +0000 (+0800) Subject: power: pfuze100 correct SWBST macro definition X-Git-Tag: v2015.10-rc2~162 X-Git-Url: https://git.sur5r.net/?a=commitdiff_plain;h=430abe1cd721aacc6a715f5e8b9192ea6bee96fc;p=u-boot power: pfuze100 correct SWBST macro definition According to datasheet, SWBST_MODE starts from bit 2 and it occupies 2 bits. So SWBST_MODE_MASK should be 0xC, and SWBST_MODE_xx should be ([mode] << 2). Signed-off-by: Peng Fan Cc: Przemyslaw Marczak Cc: Stefano Babic Reviewed-by: Simon Glass --- diff --git a/include/power/pfuze100_pmic.h b/include/power/pfuze100_pmic.h index 57b9ca94af..cb1060558a 100644 --- a/include/power/pfuze100_pmic.h +++ b/include/power/pfuze100_pmic.h @@ -193,11 +193,11 @@ enum { #define SWBST_5_15V 3 #define SWBST_VOL_MASK 0x3 -#define SWBST_MODE_MASK 0x6 -#define SWBST_MODE_OFF (2 << 0) -#define SWBST_MODE_PFM (2 << 1) +#define SWBST_MODE_MASK 0xC +#define SWBST_MODE_OFF (0 << 2) +#define SWBST_MODE_PFM (1 << 2) #define SWBST_MODE_AUTO (2 << 2) -#define SWBST_MODE_APS (2 << 3) +#define SWBST_MODE_APS (3 << 2) /* * Regulator Mode Control