From: Salvador Arroyo Date: Sun, 17 Feb 2013 18:23:16 +0000 (+0100) Subject: pic32mx: false pending at low core clock X-Git-Tag: v0.7.0-rc1~28 X-Git-Url: https://git.sur5r.net/?a=commitdiff_plain;h=c185a5b72437594a79894dccd7ef8851b5789307;p=openocd pic32mx: false pending at low core clock To show up the fail try to step with the core clock set to 31.25Khz and with a ftdi/hs adapter or with a wiggler, -not with ft2232-. The scan frequency should be set to 300Khz or higher, at lower frequency probably will not fail. The code exits with error because the pracc address is at 0x0. It also fails when using the "all" register, but in this case the code works without any message because the pracc address is at 0xff202004 when it fails. I never saw this fail with the core clock set to 500Khz or higher, but ... The workaround simply puts a 1 ms delay after the execution of the DERET instruction. Change-Id: I38e8c01a9c39aedd3282140543b83a0844d8ad29 Signed-off-by: Salvador Arroyo Reviewed-on: http://openocd.zylin.com/1139 Tested-by: jenkins Reviewed-by: Spencer Oliver --- diff --git a/src/target/mips_ejtag.c b/src/target/mips_ejtag.c index 286fa327..a72731ef 100644 --- a/src/target/mips_ejtag.c +++ b/src/target/mips_ejtag.c @@ -245,7 +245,12 @@ int mips_ejtag_exit_debug(struct mips_ejtag *ejtag_info) inst = MIPS32_DRET; /* execute our dret instruction */ - return mips32_pracc_exec(ejtag_info, 1, &inst, 0, NULL, 0, NULL, 0); + int retval = mips32_pracc_exec(ejtag_info, 1, &inst, 0, NULL, 0, NULL, 0); + + /* pic32mx workaround, false pending at low core clock */ + jtag_add_sleep(1000); + + return retval; } int mips_ejtag_init(struct mips_ejtag *ejtag_info)