From: Wataru Okoshi Date: Wed, 18 Jan 2017 07:24:38 +0000 (+0900) Subject: ARM: uniphier: update UMC_MEMMAPSET value for LD20 SoC X-Git-Tag: v2017.03-rc1~65^2~12 X-Git-Url: https://git.sur5r.net/?a=commitdiff_plain;h=e95455ac1b149614b840b02cd01aa2760a8a7cd5;p=u-boot ARM: uniphier: update UMC_MEMMAPSET value for LD20 SoC Change bnk_typ's value from 8 to 0 (for G1's performance). Signed-off-by: Wataru Okoshi Signed-off-by: Masahiro Yamada --- diff --git a/arch/arm/mach-uniphier/dram/umc-ld20.c b/arch/arm/mach-uniphier/dram/umc-ld20.c index ecbe101617..df6cc013bc 100644 --- a/arch/arm/mach-uniphier/dram/umc-ld20.c +++ b/arch/arm/mach-uniphier/dram/umc-ld20.c @@ -1,7 +1,7 @@ /* * Copyright (C) 2016 Socionext Inc. * - * based on commit 5e1cb0f1caeabc6c99469dd997cb6b4f46834443 of Diag + * based on commit 1f6feb76e7f9753f51955444e422486521f9b3a3 of Diag * * SPDX-License-Identifier: GPL-2.0+ */ @@ -581,7 +581,7 @@ static int umc_dc_init(void __iomem *dc_base, unsigned int freq, writel(umc_memconf0a[freq_e][size_e], dc_base + UMC_MEMCONF0A); writel(umc_memconf0b[freq_e][size_e], dc_base + UMC_MEMCONF0B); writel(umc_memconfch[freq_e][size_e], dc_base + UMC_MEMCONFCH); - writel(0x00000008, dc_base + UMC_MEMMAPSET); + writel(0x00000000, dc_base + UMC_MEMMAPSET); writel(umc_cmdctla[freq_e], dc_base + UMC_CMDCTLA); writel(umc_cmdctlb[freq_e], dc_base + UMC_CMDCTLB);