From: oharboe Date: Wed, 26 Aug 2009 19:20:25 +0000 (+0000) Subject: Matt Hsu Wait for the DTRRX to be full before reading it. Remove... X-Git-Tag: v0.3.0-rc0~318 X-Git-Url: https://git.sur5r.net/?a=commitdiff_plain;h=f36d0083def304410418a174e140469a771a44a2;p=openocd Matt Hsu Wait for the DTRRX to be full before reading it. Remove the trans_mode change as it is done in the mem_ap_read_atomic_u32 function. git-svn-id: svn://svn.berlios.de/openocd/trunk@2633 b42882b7-edfa-0310-969c-e2dbd0fdcd60 --- diff --git a/src/target/cortex_a8.c b/src/target/cortex_a8.c index dcf246fa..fd807232 100644 --- a/src/target/cortex_a8.c +++ b/src/target/cortex_a8.c @@ -259,14 +259,13 @@ int cortex_a8_dap_read_coreregister_u32(target_t *target, { int retval = ERROR_OK; uint8_t reg = regnum&0xFF; + uint32_t dscr; /* get pointers to arch-specific information */ armv4_5_common_t *armv4_5 = target->arch_info; armv7a_common_t *armv7a = armv4_5->arch_info; swjdp_common_t *swjdp = &armv7a->swjdp_info; - swjdp->trans_mode = TRANS_MODE_COMPOSITE; - if (reg > 16) return retval; @@ -286,10 +285,16 @@ int cortex_a8_dap_read_coreregister_u32(target_t *target, cortex_a8_exec_opcode(target, ARMV4_5_MCR(14, 0, 0, 0, 5, 0)); } - /* Read DCCTX */ + /* Read DTRRTX */ + do + { + retval = mem_ap_read_atomic_u32(swjdp, + OMAP3530_DEBUG_BASE + CPUDBG_DSCR, &dscr); + } + while ((dscr & (1 << 29)) == 0); /* Wait for DTRRXfull */ + retval = mem_ap_read_atomic_u32(swjdp, OMAP3530_DEBUG_BASE + CPUDBG_DTRTX, value); -// retval = mem_ap_read_u32(swjdp, OMAP3530_DEBUG_BASE + CPUDBG_DTRTX, value); return retval; }