2 * Copyright (C) 2010 Samsung Electronics
3 * Minkyu Kang <mk7.kang@samsung.com>
5 * SPDX-License-Identifier: GPL-2.0+
10 #include <asm/arch/clock.h>
11 #include <asm/arch/clk.h>
12 #include <asm/arch/periph.h>
14 #define PLL_DIV_1024 1024
15 #define PLL_DIV_65535 65535
16 #define PLL_DIV_65536 65536
19 * This structure is to store the src bit, div bit and prediv bit
20 * positions of the peripheral clocks of the src and div registers
32 static struct clk_bit_info exynos5_bit_info[] = {
33 /* periph id s_mask d_mask p_mask s_bit d_bit p_bit */
34 {PERIPH_ID_UART0, 0xf, 0xf, -1, 0, 0, -1},
35 {PERIPH_ID_UART1, 0xf, 0xf, -1, 4, 4, -1},
36 {PERIPH_ID_UART2, 0xf, 0xf, -1, 8, 8, -1},
37 {PERIPH_ID_UART3, 0xf, 0xf, -1, 12, 12, -1},
38 {PERIPH_ID_I2C0, -1, 0x7, 0x7, -1, 24, 0},
39 {PERIPH_ID_I2C1, -1, 0x7, 0x7, -1, 24, 0},
40 {PERIPH_ID_I2C2, -1, 0x7, 0x7, -1, 24, 0},
41 {PERIPH_ID_I2C3, -1, 0x7, 0x7, -1, 24, 0},
42 {PERIPH_ID_I2C4, -1, 0x7, 0x7, -1, 24, 0},
43 {PERIPH_ID_I2C5, -1, 0x7, 0x7, -1, 24, 0},
44 {PERIPH_ID_I2C6, -1, 0x7, 0x7, -1, 24, 0},
45 {PERIPH_ID_I2C7, -1, 0x7, 0x7, -1, 24, 0},
46 {PERIPH_ID_SPI0, 0xf, 0xf, 0xff, 16, 0, 8},
47 {PERIPH_ID_SPI1, 0xf, 0xf, 0xff, 20, 16, 24},
48 {PERIPH_ID_SPI2, 0xf, 0xf, 0xff, 24, 0, 8},
49 {PERIPH_ID_SDMMC0, 0xf, 0xf, 0xff, 0, 0, 8},
50 {PERIPH_ID_SDMMC1, 0xf, 0xf, 0xff, 4, 16, 24},
51 {PERIPH_ID_SDMMC2, 0xf, 0xf, 0xff, 8, 0, 8},
52 {PERIPH_ID_SDMMC3, 0xf, 0xf, 0xff, 12, 16, 24},
53 {PERIPH_ID_I2S0, 0xf, 0xf, 0xff, 0, 0, 4},
54 {PERIPH_ID_I2S1, 0xf, 0xf, 0xff, 4, 12, 16},
55 {PERIPH_ID_SPI3, 0xf, 0xf, 0xff, 0, 0, 4},
56 {PERIPH_ID_SPI4, 0xf, 0xf, 0xff, 4, 12, 16},
57 {PERIPH_ID_SDMMC4, 0xf, 0xf, 0xff, 16, 0, 8},
58 {PERIPH_ID_PWM0, 0xf, 0xf, -1, 24, 0, -1},
59 {PERIPH_ID_PWM1, 0xf, 0xf, -1, 24, 0, -1},
60 {PERIPH_ID_PWM2, 0xf, 0xf, -1, 24, 0, -1},
61 {PERIPH_ID_PWM3, 0xf, 0xf, -1, 24, 0, -1},
62 {PERIPH_ID_PWM4, 0xf, 0xf, -1, 24, 0, -1},
64 {PERIPH_ID_NONE, -1, -1, -1, -1, -1, -1},
67 static struct clk_bit_info exynos542x_bit_info[] = {
68 /* periph id s_mask d_mask p_mask s_bit d_bit p_bit */
69 {PERIPH_ID_UART0, 0xf, 0xf, -1, 4, 8, -1},
70 {PERIPH_ID_UART1, 0xf, 0xf, -1, 8, 12, -1},
71 {PERIPH_ID_UART2, 0xf, 0xf, -1, 12, 16, -1},
72 {PERIPH_ID_UART3, 0xf, 0xf, -1, 16, 20, -1},
73 {PERIPH_ID_I2C0, -1, 0x3f, -1, -1, 8, -1},
74 {PERIPH_ID_I2C1, -1, 0x3f, -1, -1, 8, -1},
75 {PERIPH_ID_I2C2, -1, 0x3f, -1, -1, 8, -1},
76 {PERIPH_ID_I2C3, -1, 0x3f, -1, -1, 8, -1},
77 {PERIPH_ID_I2C4, -1, 0x3f, -1, -1, 8, -1},
78 {PERIPH_ID_I2C5, -1, 0x3f, -1, -1, 8, -1},
79 {PERIPH_ID_I2C6, -1, 0x3f, -1, -1, 8, -1},
80 {PERIPH_ID_I2C7, -1, 0x3f, -1, -1, 8, -1},
81 {PERIPH_ID_SPI0, 0xf, 0xf, 0xff, 20, 20, 8},
82 {PERIPH_ID_SPI1, 0xf, 0xf, 0xff, 24, 24, 16},
83 {PERIPH_ID_SPI2, 0xf, 0xf, 0xff, 28, 28, 24},
84 {PERIPH_ID_SDMMC0, 0x7, 0x3ff, -1, 8, 0, -1},
85 {PERIPH_ID_SDMMC1, 0x7, 0x3ff, -1, 12, 10, -1},
86 {PERIPH_ID_SDMMC2, 0x7, 0x3ff, -1, 16, 20, -1},
87 {PERIPH_ID_I2C8, -1, 0x3f, -1, -1, 8, -1},
88 {PERIPH_ID_I2C9, -1, 0x3f, -1, -1, 8, -1},
89 {PERIPH_ID_I2S0, 0xf, 0xf, 0xff, 0, 0, 4},
90 {PERIPH_ID_I2S1, 0xf, 0xf, 0xff, 4, 12, 16},
91 {PERIPH_ID_SPI3, 0xf, 0xf, 0xff, 12, 16, 0},
92 {PERIPH_ID_SPI4, 0xf, 0xf, 0xff, 16, 20, 8},
93 {PERIPH_ID_PWM0, 0xf, 0xf, -1, 24, 28, -1},
94 {PERIPH_ID_PWM1, 0xf, 0xf, -1, 24, 28, -1},
95 {PERIPH_ID_PWM2, 0xf, 0xf, -1, 24, 28, -1},
96 {PERIPH_ID_PWM3, 0xf, 0xf, -1, 24, 28, -1},
97 {PERIPH_ID_PWM4, 0xf, 0xf, -1, 24, 28, -1},
98 {PERIPH_ID_I2C10, -1, 0x3f, -1, -1, 8, -1},
100 {PERIPH_ID_NONE, -1, -1, -1, -1, -1, -1},
103 /* Epll Clock division values to achive different frequency output */
104 static struct set_epll_con_val exynos5_epll_div[] = {
105 { 192000000, 0, 48, 3, 1, 0 },
106 { 180000000, 0, 45, 3, 1, 0 },
107 { 73728000, 1, 73, 3, 3, 47710 },
108 { 67737600, 1, 90, 4, 3, 20762 },
109 { 49152000, 0, 49, 3, 3, 9961 },
110 { 45158400, 0, 45, 3, 3, 10381 },
111 { 180633600, 0, 45, 3, 1, 10381 }
114 /* exynos: return pll clock frequency */
115 static int exynos_get_pll_clk(int pllreg, unsigned int r, unsigned int k)
117 unsigned long m, p, s = 0, mask, fout;
121 * APLL_CON: MIDV [25:16]
122 * MPLL_CON: MIDV [25:16]
123 * EPLL_CON: MIDV [24:16]
124 * VPLL_CON: MIDV [24:16]
125 * BPLL_CON: MIDV [25:16]: Exynos5
127 if (pllreg == APLL || pllreg == MPLL || pllreg == BPLL ||
133 m = (r >> 16) & mask;
140 freq = CONFIG_SYS_CLK_FREQ;
142 if (pllreg == EPLL || pllreg == RPLL) {
144 /* FOUT = (MDIV + K / 65536) * FIN / (PDIV * 2^SDIV) */
145 fout = (m + k / PLL_DIV_65536) * (freq / (p * (1 << s)));
146 } else if (pllreg == VPLL) {
151 * FOUT = (MDIV + K / 1024) * FIN / (PDIV * 2^SDIV)
154 * FOUT = (MDIV + K / 65535) * FIN / (PDIV * 2^SDIV)
157 * FOUT = (MDIV + K / 65536) * FIN / (PDIV * 2^SDIV)
159 if (proid_is_exynos4210())
161 else if (proid_is_exynos4412())
163 else if (proid_is_exynos5250() || proid_is_exynos5420()
164 || proid_is_exynos5800())
169 fout = (m + k / div) * (freq / (p * (1 << s)));
172 * Exynos4412 / Exynos5250
173 * FOUT = MDIV * FIN / (PDIV * 2^SDIV)
176 * FOUT = MDIV * FIN / (PDIV * 2^(SDIV-1))
178 if (proid_is_exynos4210())
179 fout = m * (freq / (p * (1 << (s - 1))));
181 fout = m * (freq / (p * (1 << s)));
186 /* exynos4: return pll clock frequency */
187 static unsigned long exynos4_get_pll_clk(int pllreg)
189 struct exynos4_clock *clk =
190 (struct exynos4_clock *)samsung_get_base_clock();
191 unsigned long r, k = 0;
195 r = readl(&clk->apll_con0);
198 r = readl(&clk->mpll_con0);
201 r = readl(&clk->epll_con0);
202 k = readl(&clk->epll_con1);
205 r = readl(&clk->vpll_con0);
206 k = readl(&clk->vpll_con1);
209 printf("Unsupported PLL (%d)\n", pllreg);
213 return exynos_get_pll_clk(pllreg, r, k);
216 /* exynos4x12: return pll clock frequency */
217 static unsigned long exynos4x12_get_pll_clk(int pllreg)
219 struct exynos4x12_clock *clk =
220 (struct exynos4x12_clock *)samsung_get_base_clock();
221 unsigned long r, k = 0;
225 r = readl(&clk->apll_con0);
228 r = readl(&clk->mpll_con0);
231 r = readl(&clk->epll_con0);
232 k = readl(&clk->epll_con1);
235 r = readl(&clk->vpll_con0);
236 k = readl(&clk->vpll_con1);
239 printf("Unsupported PLL (%d)\n", pllreg);
243 return exynos_get_pll_clk(pllreg, r, k);
246 /* exynos5: return pll clock frequency */
247 static unsigned long exynos5_get_pll_clk(int pllreg)
249 struct exynos5_clock *clk =
250 (struct exynos5_clock *)samsung_get_base_clock();
251 unsigned long r, k = 0, fout;
252 unsigned int pll_div2_sel, fout_sel;
256 r = readl(&clk->apll_con0);
259 r = readl(&clk->mpll_con0);
262 r = readl(&clk->epll_con0);
263 k = readl(&clk->epll_con1);
266 r = readl(&clk->vpll_con0);
267 k = readl(&clk->vpll_con1);
270 r = readl(&clk->bpll_con0);
273 printf("Unsupported PLL (%d)\n", pllreg);
277 fout = exynos_get_pll_clk(pllreg, r, k);
279 /* According to the user manual, in EVT1 MPLL and BPLL always gives
280 * 1.6GHz clock, so divide by 2 to get 800MHz MPLL clock.*/
281 if (pllreg == MPLL || pllreg == BPLL) {
282 pll_div2_sel = readl(&clk->pll_div2_sel);
286 fout_sel = (pll_div2_sel >> MPLL_FOUT_SEL_SHIFT)
287 & MPLL_FOUT_SEL_MASK;
290 fout_sel = (pll_div2_sel >> BPLL_FOUT_SEL_SHIFT)
291 & BPLL_FOUT_SEL_MASK;
305 /* exynos542x: return pll clock frequency */
306 static unsigned long exynos542x_get_pll_clk(int pllreg)
308 struct exynos5420_clock *clk =
309 (struct exynos5420_clock *)samsung_get_base_clock();
310 unsigned long r, k = 0;
314 r = readl(&clk->apll_con0);
317 r = readl(&clk->mpll_con0);
320 r = readl(&clk->epll_con0);
321 k = readl(&clk->epll_con1);
324 r = readl(&clk->vpll_con0);
325 k = readl(&clk->vpll_con1);
328 r = readl(&clk->bpll_con0);
331 r = readl(&clk->rpll_con0);
332 k = readl(&clk->rpll_con1);
335 r = readl(&clk->spll_con0);
338 printf("Unsupported PLL (%d)\n", pllreg);
342 return exynos_get_pll_clk(pllreg, r, k);
345 static struct clk_bit_info *get_clk_bit_info(int peripheral)
348 struct clk_bit_info *info;
350 if (proid_is_exynos5420() || proid_is_exynos5800())
351 info = exynos542x_bit_info;
353 info = exynos5_bit_info;
355 for (i = 0; info[i].id != PERIPH_ID_NONE; i++) {
356 if (info[i].id == peripheral)
360 if (info[i].id == PERIPH_ID_NONE)
361 debug("ERROR: Peripheral ID %d not found\n", peripheral);
366 static unsigned long exynos5_get_periph_rate(int peripheral)
368 struct clk_bit_info *bit_info = get_clk_bit_info(peripheral);
369 unsigned long sclk = 0;
370 unsigned int src = 0, div = 0, sub_div = 0;
371 struct exynos5_clock *clk =
372 (struct exynos5_clock *)samsung_get_base_clock();
374 switch (peripheral) {
375 case PERIPH_ID_UART0:
376 case PERIPH_ID_UART1:
377 case PERIPH_ID_UART2:
378 case PERIPH_ID_UART3:
379 src = readl(&clk->src_peric0);
380 div = readl(&clk->div_peric0);
387 src = readl(&clk->src_peric0);
388 div = readl(&clk->div_peric3);
391 src = readl(&clk->src_mau);
392 div = sub_div = readl(&clk->div_mau);
395 src = readl(&clk->src_peric1);
396 div = sub_div = readl(&clk->div_peric1);
399 src = readl(&clk->src_peric1);
400 div = sub_div = readl(&clk->div_peric2);
404 src = readl(&clk->sclk_src_isp);
405 div = sub_div = readl(&clk->sclk_div_isp);
407 case PERIPH_ID_SDMMC0:
408 case PERIPH_ID_SDMMC1:
409 src = readl(&clk->src_fsys);
410 div = sub_div = readl(&clk->div_fsys1);
412 case PERIPH_ID_SDMMC2:
413 case PERIPH_ID_SDMMC3:
414 src = readl(&clk->src_fsys);
415 div = sub_div = readl(&clk->div_fsys2);
425 src = EXYNOS_SRC_MPLL;
426 div = readl(&clk->div_top0);
427 sub_div = readl(&clk->div_top1);
430 debug("%s: invalid peripheral %d", __func__, peripheral);
434 if (bit_info->src_bit >= 0)
435 src = (src >> bit_info->src_bit) & bit_info->src_mask;
438 case EXYNOS_SRC_MPLL:
439 sclk = exynos5_get_pll_clk(MPLL);
441 case EXYNOS_SRC_EPLL:
442 sclk = exynos5_get_pll_clk(EPLL);
444 case EXYNOS_SRC_VPLL:
445 sclk = exynos5_get_pll_clk(VPLL);
448 debug("%s: EXYNOS_SRC %d not supported\n", __func__, src);
452 /* Clock divider ratio for this peripheral */
453 if (bit_info->div_bit >= 0)
454 div = (div >> bit_info->div_bit) & bit_info->div_mask;
456 /* Clock pre-divider ratio for this peripheral */
457 if (bit_info->prediv_bit >= 0)
458 sub_div = (sub_div >> bit_info->prediv_bit)
459 & bit_info->prediv_mask;
461 /* Calculate and return required clock rate */
462 return (sclk / (div + 1)) / (sub_div + 1);
465 static unsigned long exynos542x_get_periph_rate(int peripheral)
467 struct clk_bit_info *bit_info = get_clk_bit_info(peripheral);
468 unsigned long sclk = 0;
469 unsigned int src = 0, div = 0, sub_div = 0;
470 struct exynos5420_clock *clk =
471 (struct exynos5420_clock *)samsung_get_base_clock();
473 switch (peripheral) {
474 case PERIPH_ID_UART0:
475 case PERIPH_ID_UART1:
476 case PERIPH_ID_UART2:
477 case PERIPH_ID_UART3:
483 src = readl(&clk->src_peric0);
484 div = readl(&clk->div_peric0);
489 src = readl(&clk->src_peric1);
490 div = readl(&clk->div_peric1);
491 sub_div = readl(&clk->div_peric4);
495 src = readl(&clk->src_isp);
496 div = readl(&clk->div_isp1);
497 sub_div = readl(&clk->div_isp1);
499 case PERIPH_ID_SDMMC0:
500 case PERIPH_ID_SDMMC1:
501 case PERIPH_ID_SDMMC2:
502 case PERIPH_ID_SDMMC3:
503 src = readl(&clk->src_fsys);
504 div = readl(&clk->div_fsys1);
516 case PERIPH_ID_I2C10:
517 src = EXYNOS542X_SRC_MPLL;
518 div = readl(&clk->div_top1);
521 debug("%s: invalid peripheral %d", __func__, peripheral);
525 if (bit_info->src_bit >= 0)
526 src = (src >> bit_info->src_bit) & bit_info->src_mask;
529 case EXYNOS542X_SRC_MPLL:
530 sclk = exynos542x_get_pll_clk(MPLL);
532 case EXYNOS542X_SRC_SPLL:
533 sclk = exynos542x_get_pll_clk(SPLL);
535 case EXYNOS542X_SRC_EPLL:
536 sclk = exynos542x_get_pll_clk(EPLL);
538 case EXYNOS542X_SRC_RPLL:
539 sclk = exynos542x_get_pll_clk(RPLL);
542 debug("%s: EXYNOS542X_SRC %d not supported", __func__, src);
546 /* Clock divider ratio for this peripheral */
547 if (bit_info->div_bit >= 0)
548 div = (div >> bit_info->div_bit) & bit_info->div_mask;
550 /* Clock pre-divider ratio for this peripheral */
551 if (bit_info->prediv_bit >= 0)
552 sub_div = (sub_div >> bit_info->prediv_bit)
553 & bit_info->prediv_mask;
555 /* Calculate and return required clock rate */
556 return (sclk / (div + 1)) / (sub_div + 1);
559 unsigned long clock_get_periph_rate(int peripheral)
561 if (cpu_is_exynos5()) {
562 if (proid_is_exynos5420() || proid_is_exynos5800())
563 return exynos542x_get_periph_rate(peripheral);
564 return exynos5_get_periph_rate(peripheral);
570 /* exynos4: return ARM clock frequency */
571 static unsigned long exynos4_get_arm_clk(void)
573 struct exynos4_clock *clk =
574 (struct exynos4_clock *)samsung_get_base_clock();
576 unsigned long armclk;
577 unsigned int core_ratio;
578 unsigned int core2_ratio;
580 div = readl(&clk->div_cpu0);
582 /* CORE_RATIO: [2:0], CORE2_RATIO: [30:28] */
583 core_ratio = (div >> 0) & 0x7;
584 core2_ratio = (div >> 28) & 0x7;
586 armclk = get_pll_clk(APLL) / (core_ratio + 1);
587 armclk /= (core2_ratio + 1);
592 /* exynos4x12: return ARM clock frequency */
593 static unsigned long exynos4x12_get_arm_clk(void)
595 struct exynos4x12_clock *clk =
596 (struct exynos4x12_clock *)samsung_get_base_clock();
598 unsigned long armclk;
599 unsigned int core_ratio;
600 unsigned int core2_ratio;
602 div = readl(&clk->div_cpu0);
604 /* CORE_RATIO: [2:0], CORE2_RATIO: [30:28] */
605 core_ratio = (div >> 0) & 0x7;
606 core2_ratio = (div >> 28) & 0x7;
608 armclk = get_pll_clk(APLL) / (core_ratio + 1);
609 armclk /= (core2_ratio + 1);
614 /* exynos5: return ARM clock frequency */
615 static unsigned long exynos5_get_arm_clk(void)
617 struct exynos5_clock *clk =
618 (struct exynos5_clock *)samsung_get_base_clock();
620 unsigned long armclk;
621 unsigned int arm_ratio;
622 unsigned int arm2_ratio;
624 div = readl(&clk->div_cpu0);
626 /* ARM_RATIO: [2:0], ARM2_RATIO: [30:28] */
627 arm_ratio = (div >> 0) & 0x7;
628 arm2_ratio = (div >> 28) & 0x7;
630 armclk = get_pll_clk(APLL) / (arm_ratio + 1);
631 armclk /= (arm2_ratio + 1);
636 /* exynos4: return pwm clock frequency */
637 static unsigned long exynos4_get_pwm_clk(void)
639 struct exynos4_clock *clk =
640 (struct exynos4_clock *)samsung_get_base_clock();
641 unsigned long pclk, sclk;
645 if (s5p_get_cpu_rev() == 0) {
650 sel = readl(&clk->src_peril0);
651 sel = (sel >> 24) & 0xf;
654 sclk = get_pll_clk(MPLL);
656 sclk = get_pll_clk(EPLL);
658 sclk = get_pll_clk(VPLL);
666 ratio = readl(&clk->div_peril3);
668 } else if (s5p_get_cpu_rev() == 1) {
669 sclk = get_pll_clk(MPLL);
674 pclk = sclk / (ratio + 1);
679 /* exynos4x12: return pwm clock frequency */
680 static unsigned long exynos4x12_get_pwm_clk(void)
682 unsigned long pclk, sclk;
685 sclk = get_pll_clk(MPLL);
688 pclk = sclk / (ratio + 1);
693 /* exynos4: return uart clock frequency */
694 static unsigned long exynos4_get_uart_clk(int dev_index)
696 struct exynos4_clock *clk =
697 (struct exynos4_clock *)samsung_get_base_clock();
698 unsigned long uclk, sclk;
711 sel = readl(&clk->src_peril0);
712 sel = (sel >> (dev_index << 2)) & 0xf;
715 sclk = get_pll_clk(MPLL);
717 sclk = get_pll_clk(EPLL);
719 sclk = get_pll_clk(VPLL);
728 * UART3_RATIO [12:15]
729 * UART4_RATIO [16:19]
730 * UART5_RATIO [23:20]
732 ratio = readl(&clk->div_peril0);
733 ratio = (ratio >> (dev_index << 2)) & 0xf;
735 uclk = sclk / (ratio + 1);
740 /* exynos4x12: return uart clock frequency */
741 static unsigned long exynos4x12_get_uart_clk(int dev_index)
743 struct exynos4x12_clock *clk =
744 (struct exynos4x12_clock *)samsung_get_base_clock();
745 unsigned long uclk, sclk;
757 sel = readl(&clk->src_peril0);
758 sel = (sel >> (dev_index << 2)) & 0xf;
761 sclk = get_pll_clk(MPLL);
763 sclk = get_pll_clk(EPLL);
765 sclk = get_pll_clk(VPLL);
774 * UART3_RATIO [12:15]
775 * UART4_RATIO [16:19]
777 ratio = readl(&clk->div_peril0);
778 ratio = (ratio >> (dev_index << 2)) & 0xf;
780 uclk = sclk / (ratio + 1);
785 static unsigned long exynos4_get_mmc_clk(int dev_index)
787 struct exynos4_clock *clk =
788 (struct exynos4_clock *)samsung_get_base_clock();
789 unsigned long uclk, sclk;
790 unsigned int sel, ratio, pre_ratio;
793 sel = readl(&clk->src_fsys);
794 sel = (sel >> (dev_index << 2)) & 0xf;
797 sclk = get_pll_clk(MPLL);
799 sclk = get_pll_clk(EPLL);
801 sclk = get_pll_clk(VPLL);
808 ratio = readl(&clk->div_fsys1);
809 pre_ratio = readl(&clk->div_fsys1);
813 ratio = readl(&clk->div_fsys2);
814 pre_ratio = readl(&clk->div_fsys2);
817 ratio = readl(&clk->div_fsys3);
818 pre_ratio = readl(&clk->div_fsys3);
824 if (dev_index == 1 || dev_index == 3)
827 ratio = (ratio >> shift) & 0xf;
828 pre_ratio = (pre_ratio >> (shift + 8)) & 0xff;
829 uclk = (sclk / (ratio + 1)) / (pre_ratio + 1);
834 /* exynos4: set the mmc clock */
835 static void exynos4_set_mmc_clk(int dev_index, unsigned int div)
837 struct exynos4_clock *clk =
838 (struct exynos4_clock *)samsung_get_base_clock();
839 unsigned int addr, clear_bit, set_bit;
843 * MMC0_PRE_RATIO [15:8], MMC1_PRE_RATIO [31:24]
845 * MMC2_PRE_RATIO [15:8], MMC3_PRE_RATIO [31:24]
850 addr = (unsigned int)&clk->div_fsys1;
851 clear_bit = MASK_PRE_RATIO(dev_index);
852 set_bit = SET_PRE_RATIO(dev_index, div);
853 } else if (dev_index == 4) {
854 addr = (unsigned int)&clk->div_fsys3;
856 /* MMC4 is controlled with the MMC4_RATIO value */
857 clear_bit = MASK_RATIO(dev_index);
858 set_bit = SET_RATIO(dev_index, div);
860 addr = (unsigned int)&clk->div_fsys2;
862 clear_bit = MASK_PRE_RATIO(dev_index);
863 set_bit = SET_PRE_RATIO(dev_index, div);
866 clrsetbits_le32(addr, clear_bit, set_bit);
869 /* exynos5: set the mmc clock */
870 static void exynos5_set_mmc_clk(int dev_index, unsigned int div)
872 struct exynos5_clock *clk =
873 (struct exynos5_clock *)samsung_get_base_clock();
878 * MMC0_PRE_RATIO [15:8], MMC1_PRE_RATIO [31:24]
880 * MMC2_PRE_RATIO [15:8], MMC3_PRE_RATIO [31:24]
883 addr = (unsigned int)&clk->div_fsys1;
885 addr = (unsigned int)&clk->div_fsys2;
889 clrsetbits_le32(addr, 0xff << ((dev_index << 4) + 8),
890 (div & 0xff) << ((dev_index << 4) + 8));
893 /* exynos5: set the mmc clock */
894 static void exynos5420_set_mmc_clk(int dev_index, unsigned int div)
896 struct exynos5420_clock *clk =
897 (struct exynos5420_clock *)samsung_get_base_clock();
907 addr = (unsigned int)&clk->div_fsys1;
908 shift = dev_index * 10;
910 clrsetbits_le32(addr, 0x3ff << shift, (div & 0x3ff) << shift);
913 /* get_lcd_clk: return lcd clock frequency */
914 static unsigned long exynos4_get_lcd_clk(void)
916 struct exynos4_clock *clk =
917 (struct exynos4_clock *)samsung_get_base_clock();
918 unsigned long pclk, sclk;
926 sel = readl(&clk->src_lcd0);
935 sclk = get_pll_clk(MPLL);
937 sclk = get_pll_clk(EPLL);
939 sclk = get_pll_clk(VPLL);
947 ratio = readl(&clk->div_lcd0);
950 pclk = sclk / (ratio + 1);
955 /* get_lcd_clk: return lcd clock frequency */
956 static unsigned long exynos5_get_lcd_clk(void)
958 struct exynos5_clock *clk =
959 (struct exynos5_clock *)samsung_get_base_clock();
960 unsigned long pclk, sclk;
968 sel = readl(&clk->src_disp1_0);
977 sclk = get_pll_clk(MPLL);
979 sclk = get_pll_clk(EPLL);
981 sclk = get_pll_clk(VPLL);
989 ratio = readl(&clk->div_disp1_0);
992 pclk = sclk / (ratio + 1);
997 static unsigned long exynos5420_get_lcd_clk(void)
999 struct exynos5420_clock *clk =
1000 (struct exynos5420_clock *)samsung_get_base_clock();
1001 unsigned long pclk, sclk;
1011 sel = readl(&clk->src_disp10);
1015 sclk = get_pll_clk(SPLL);
1017 sclk = get_pll_clk(RPLL);
1023 ratio = readl(&clk->div_disp10);
1024 ratio = ratio & 0xf;
1026 pclk = sclk / (ratio + 1);
1031 void exynos4_set_lcd_clk(void)
1033 struct exynos4_clock *clk =
1034 (struct exynos4_clock *)samsung_get_base_clock();
1046 setbits_le32(&clk->gate_block, 1 << 4);
1052 * MDNIE_PWM0_SEL [8:11]
1054 * set lcd0 src clock 0x6: SCLK_MPLL
1056 clrsetbits_le32(&clk->src_lcd0, 0xf, 0x6);
1066 * Gating all clocks for FIMD0
1068 setbits_le32(&clk->gate_ip_lcd0, 1 << 0);
1073 * MDNIE0_RATIO [7:4]
1074 * MDNIE_PWM0_RATIO [11:8]
1075 * MDNIE_PWM_PRE_RATIO [15:12]
1076 * MIPI0_RATIO [19:16]
1077 * MIPI0_PRE_RATIO [23:20]
1080 clrsetbits_le32(&clk->div_lcd0, 0xf, 0x1);
1083 void exynos5_set_lcd_clk(void)
1085 struct exynos5_clock *clk =
1086 (struct exynos5_clock *)samsung_get_base_clock();
1098 setbits_le32(&clk->gate_block, 1 << 4);
1104 * MDNIE_PWM0_SEL [8:11]
1106 * set lcd0 src clock 0x6: SCLK_MPLL
1108 clrsetbits_le32(&clk->src_disp1_0, 0xf, 0x6);
1118 * Gating all clocks for FIMD0
1120 setbits_le32(&clk->gate_ip_disp1, 1 << 0);
1125 * MDNIE0_RATIO [7:4]
1126 * MDNIE_PWM0_RATIO [11:8]
1127 * MDNIE_PWM_PRE_RATIO [15:12]
1128 * MIPI0_RATIO [19:16]
1129 * MIPI0_PRE_RATIO [23:20]
1132 clrsetbits_le32(&clk->div_disp1_0, 0xf, 0x0);
1135 void exynos5420_set_lcd_clk(void)
1137 struct exynos5420_clock *clk =
1138 (struct exynos5420_clock *)samsung_get_base_clock();
1147 cfg = readl(&clk->src_disp10);
1150 writel(cfg, &clk->src_disp10);
1156 cfg = readl(&clk->div_disp10);
1159 writel(cfg, &clk->div_disp10);
1162 void exynos4_set_mipi_clk(void)
1164 struct exynos4_clock *clk =
1165 (struct exynos4_clock *)samsung_get_base_clock();
1171 * MDNIE_PWM0_SEL [8:11]
1173 * set mipi0 src clock 0x6: SCLK_MPLL
1175 clrsetbits_le32(&clk->src_lcd0, 0xf << 12, 0x6 << 12);
1181 * MDNIE_PWM0_MASK [8]
1183 * set src mask mipi0 0x1: Unmask
1185 setbits_le32(&clk->src_mask_lcd0, 0x1 << 12);
1195 * Gating all clocks for MIPI0
1197 setbits_le32(&clk->gate_ip_lcd0, 1 << 3);
1202 * MDNIE0_RATIO [7:4]
1203 * MDNIE_PWM0_RATIO [11:8]
1204 * MDNIE_PWM_PRE_RATIO [15:12]
1205 * MIPI0_RATIO [19:16]
1206 * MIPI0_PRE_RATIO [23:20]
1209 clrsetbits_le32(&clk->div_lcd0, 0xf << 16, 0x1 << 16);
1212 int exynos5_set_epll_clk(unsigned long rate)
1214 unsigned int epll_con, epll_con_k;
1216 unsigned int lockcnt;
1218 struct exynos5_clock *clk =
1219 (struct exynos5_clock *)samsung_get_base_clock();
1221 epll_con = readl(&clk->epll_con0);
1222 epll_con &= ~((EPLL_CON0_LOCK_DET_EN_MASK <<
1223 EPLL_CON0_LOCK_DET_EN_SHIFT) |
1224 EPLL_CON0_MDIV_MASK << EPLL_CON0_MDIV_SHIFT |
1225 EPLL_CON0_PDIV_MASK << EPLL_CON0_PDIV_SHIFT |
1226 EPLL_CON0_SDIV_MASK << EPLL_CON0_SDIV_SHIFT);
1228 for (i = 0; i < ARRAY_SIZE(exynos5_epll_div); i++) {
1229 if (exynos5_epll_div[i].freq_out == rate)
1233 if (i == ARRAY_SIZE(exynos5_epll_div))
1236 epll_con_k = exynos5_epll_div[i].k_dsm << 0;
1237 epll_con |= exynos5_epll_div[i].en_lock_det <<
1238 EPLL_CON0_LOCK_DET_EN_SHIFT;
1239 epll_con |= exynos5_epll_div[i].m_div << EPLL_CON0_MDIV_SHIFT;
1240 epll_con |= exynos5_epll_div[i].p_div << EPLL_CON0_PDIV_SHIFT;
1241 epll_con |= exynos5_epll_div[i].s_div << EPLL_CON0_SDIV_SHIFT;
1244 * Required period ( in cycles) to genarate a stable clock output.
1245 * The maximum clock time can be up to 3000 * PDIV cycles of PLLs
1246 * frequency input (as per spec)
1248 lockcnt = 3000 * exynos5_epll_div[i].p_div;
1250 writel(lockcnt, &clk->epll_lock);
1251 writel(epll_con, &clk->epll_con0);
1252 writel(epll_con_k, &clk->epll_con1);
1254 start = get_timer(0);
1256 while (!(readl(&clk->epll_con0) &
1257 (0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT))) {
1258 if (get_timer(start) > TIMEOUT_EPLL_LOCK) {
1259 debug("%s: Timeout waiting for EPLL lock\n", __func__);
1266 int exynos5_set_i2s_clk_source(unsigned int i2s_id)
1268 struct exynos5_clock *clk =
1269 (struct exynos5_clock *)samsung_get_base_clock();
1270 unsigned int *audio_ass = (unsigned int *)samsung_get_base_audio_ass();
1273 setbits_le32(&clk->src_top2, CLK_SRC_MOUT_EPLL);
1274 clrsetbits_le32(&clk->src_mau, AUDIO0_SEL_MASK,
1275 (CLK_SRC_SCLK_EPLL));
1276 setbits_le32(audio_ass, AUDIO_CLKMUX_ASS);
1277 } else if (i2s_id == 1) {
1278 clrsetbits_le32(&clk->src_peric1, AUDIO1_SEL_MASK,
1279 (CLK_SRC_SCLK_EPLL));
1286 int exynos5_set_i2s_clk_prescaler(unsigned int src_frq,
1287 unsigned int dst_frq,
1288 unsigned int i2s_id)
1290 struct exynos5_clock *clk =
1291 (struct exynos5_clock *)samsung_get_base_clock();
1294 if ((dst_frq == 0) || (src_frq == 0)) {
1295 debug("%s: Invalid requency input for prescaler\n", __func__);
1296 debug("src frq = %d des frq = %d ", src_frq, dst_frq);
1300 div = (src_frq / dst_frq);
1302 if (div > AUDIO_0_RATIO_MASK) {
1303 debug("%s: Frequency ratio is out of range\n",
1305 debug("src frq = %d des frq = %d ", src_frq, dst_frq);
1308 clrsetbits_le32(&clk->div_mau, AUDIO_0_RATIO_MASK,
1309 (div & AUDIO_0_RATIO_MASK));
1310 } else if(i2s_id == 1) {
1311 if (div > AUDIO_1_RATIO_MASK) {
1312 debug("%s: Frequency ratio is out of range\n",
1314 debug("src frq = %d des frq = %d ", src_frq, dst_frq);
1317 clrsetbits_le32(&clk->div_peric4, AUDIO_1_RATIO_MASK,
1318 (div & AUDIO_1_RATIO_MASK));
1326 * Linearly searches for the most accurate main and fine stage clock scalars
1327 * (divisors) for a specified target frequency and scalar bit sizes by checking
1328 * all multiples of main_scalar_bits values. Will always return scalars up to or
1329 * slower than target.
1331 * @param main_scalar_bits Number of main scalar bits, must be > 0 and < 32
1332 * @param fine_scalar_bits Number of fine scalar bits, must be > 0 and < 32
1333 * @param input_freq Clock frequency to be scaled in Hz
1334 * @param target_freq Desired clock frequency in Hz
1335 * @param best_fine_scalar Pointer to store the fine stage divisor
1337 * @return best_main_scalar Main scalar for desired frequency or -1 if none
1340 static int clock_calc_best_scalar(unsigned int main_scaler_bits,
1341 unsigned int fine_scalar_bits, unsigned int input_rate,
1342 unsigned int target_rate, unsigned int *best_fine_scalar)
1345 int best_main_scalar = -1;
1346 unsigned int best_error = target_rate;
1347 const unsigned int cap = (1 << fine_scalar_bits) - 1;
1348 const unsigned int loops = 1 << main_scaler_bits;
1350 debug("Input Rate is %u, Target is %u, Cap is %u\n", input_rate,
1353 assert(best_fine_scalar != NULL);
1354 assert(main_scaler_bits <= fine_scalar_bits);
1356 *best_fine_scalar = 1;
1358 if (input_rate == 0 || target_rate == 0)
1361 if (target_rate >= input_rate)
1364 for (i = 1; i <= loops; i++) {
1365 const unsigned int effective_div =
1366 max(min(input_rate / i / target_rate, cap), 1U);
1367 const unsigned int effective_rate = input_rate / i /
1369 const int error = target_rate - effective_rate;
1371 debug("%d|effdiv:%u, effrate:%u, error:%d\n", i, effective_div,
1372 effective_rate, error);
1374 if (error >= 0 && error <= best_error) {
1376 best_main_scalar = i;
1377 *best_fine_scalar = effective_div;
1381 return best_main_scalar;
1384 static int exynos5_set_spi_clk(enum periph_id periph_id,
1387 struct exynos5_clock *clk =
1388 (struct exynos5_clock *)samsung_get_base_clock();
1391 unsigned shift, pre_shift;
1392 unsigned mask = 0xff;
1395 main = clock_calc_best_scalar(4, 8, 400000000, rate, &fine);
1397 debug("%s: Cannot set clock rate for periph %d",
1398 __func__, periph_id);
1404 switch (periph_id) {
1405 case PERIPH_ID_SPI0:
1406 reg = &clk->div_peric1;
1410 case PERIPH_ID_SPI1:
1411 reg = &clk->div_peric1;
1415 case PERIPH_ID_SPI2:
1416 reg = &clk->div_peric2;
1420 case PERIPH_ID_SPI3:
1421 reg = &clk->sclk_div_isp;
1425 case PERIPH_ID_SPI4:
1426 reg = &clk->sclk_div_isp;
1431 debug("%s: Unsupported peripheral ID %d\n", __func__,
1435 clrsetbits_le32(reg, mask << shift, (main & mask) << shift);
1436 clrsetbits_le32(reg, mask << pre_shift, (fine & mask) << pre_shift);
1441 static int exynos5420_set_spi_clk(enum periph_id periph_id,
1444 struct exynos5420_clock *clk =
1445 (struct exynos5420_clock *)samsung_get_base_clock();
1448 unsigned shift, pre_shift;
1449 unsigned div_mask = 0xf, pre_div_mask = 0xff;
1453 main = clock_calc_best_scalar(4, 8, 400000000, rate, &fine);
1455 debug("%s: Cannot set clock rate for periph %d",
1456 __func__, periph_id);
1462 switch (periph_id) {
1463 case PERIPH_ID_SPI0:
1464 reg = &clk->div_peric1;
1466 pre_reg = &clk->div_peric4;
1469 case PERIPH_ID_SPI1:
1470 reg = &clk->div_peric1;
1472 pre_reg = &clk->div_peric4;
1475 case PERIPH_ID_SPI2:
1476 reg = &clk->div_peric1;
1478 pre_reg = &clk->div_peric4;
1481 case PERIPH_ID_SPI3:
1482 reg = &clk->div_isp1;
1484 pre_reg = &clk->div_isp1;
1487 case PERIPH_ID_SPI4:
1488 reg = &clk->div_isp1;
1490 pre_reg = &clk->div_isp1;
1494 debug("%s: Unsupported peripheral ID %d\n", __func__,
1499 clrsetbits_le32(reg, div_mask << shift, (main & div_mask) << shift);
1500 clrsetbits_le32(pre_reg, pre_div_mask << pre_shift,
1501 (fine & pre_div_mask) << pre_shift);
1506 static unsigned long exynos4_get_i2c_clk(void)
1508 struct exynos4_clock *clk =
1509 (struct exynos4_clock *)samsung_get_base_clock();
1510 unsigned long sclk, aclk_100;
1513 sclk = get_pll_clk(APLL);
1515 ratio = (readl(&clk->div_top)) >> 4;
1517 aclk_100 = sclk / (ratio + 1);
1521 unsigned long get_pll_clk(int pllreg)
1523 if (cpu_is_exynos5()) {
1524 if (proid_is_exynos5420() || proid_is_exynos5800())
1525 return exynos542x_get_pll_clk(pllreg);
1526 return exynos5_get_pll_clk(pllreg);
1528 if (proid_is_exynos4412())
1529 return exynos4x12_get_pll_clk(pllreg);
1530 return exynos4_get_pll_clk(pllreg);
1534 unsigned long get_arm_clk(void)
1536 if (cpu_is_exynos5())
1537 return exynos5_get_arm_clk();
1539 if (proid_is_exynos4412())
1540 return exynos4x12_get_arm_clk();
1541 return exynos4_get_arm_clk();
1545 unsigned long get_i2c_clk(void)
1547 if (cpu_is_exynos5()) {
1548 return clock_get_periph_rate(PERIPH_ID_I2C0);
1549 } else if (cpu_is_exynos4()) {
1550 return exynos4_get_i2c_clk();
1552 debug("I2C clock is not set for this CPU\n");
1557 unsigned long get_pwm_clk(void)
1559 if (cpu_is_exynos5()) {
1560 return clock_get_periph_rate(PERIPH_ID_PWM0);
1562 if (proid_is_exynos4412())
1563 return exynos4x12_get_pwm_clk();
1564 return exynos4_get_pwm_clk();
1568 unsigned long get_uart_clk(int dev_index)
1572 switch (dev_index) {
1574 id = PERIPH_ID_UART0;
1577 id = PERIPH_ID_UART1;
1580 id = PERIPH_ID_UART2;
1583 id = PERIPH_ID_UART3;
1586 debug("%s: invalid UART index %d", __func__, dev_index);
1590 if (cpu_is_exynos5()) {
1591 return clock_get_periph_rate(id);
1593 if (proid_is_exynos4412())
1594 return exynos4x12_get_uart_clk(dev_index);
1595 return exynos4_get_uart_clk(dev_index);
1599 unsigned long get_mmc_clk(int dev_index)
1603 switch (dev_index) {
1605 id = PERIPH_ID_SDMMC0;
1608 id = PERIPH_ID_SDMMC1;
1611 id = PERIPH_ID_SDMMC2;
1614 id = PERIPH_ID_SDMMC3;
1617 debug("%s: invalid MMC index %d", __func__, dev_index);
1621 if (cpu_is_exynos5()) {
1622 return clock_get_periph_rate(id);
1624 return exynos4_get_mmc_clk(dev_index);
1628 void set_mmc_clk(int dev_index, unsigned int div)
1630 /* If want to set correct value, it needs to substract one from div.*/
1634 if (cpu_is_exynos5()) {
1635 if (proid_is_exynos5420() || proid_is_exynos5800())
1636 exynos5420_set_mmc_clk(dev_index, div);
1638 exynos5_set_mmc_clk(dev_index, div);
1640 exynos4_set_mmc_clk(dev_index, div);
1644 unsigned long get_lcd_clk(void)
1646 if (cpu_is_exynos4())
1647 return exynos4_get_lcd_clk();
1649 if (proid_is_exynos5420() || proid_is_exynos5800())
1650 return exynos5420_get_lcd_clk();
1652 return exynos5_get_lcd_clk();
1656 void set_lcd_clk(void)
1658 if (cpu_is_exynos4())
1659 exynos4_set_lcd_clk();
1661 if (proid_is_exynos5250())
1662 exynos5_set_lcd_clk();
1663 else if (proid_is_exynos5420() || proid_is_exynos5800())
1664 exynos5420_set_lcd_clk();
1668 void set_mipi_clk(void)
1670 if (cpu_is_exynos4())
1671 exynos4_set_mipi_clk();
1674 int set_spi_clk(int periph_id, unsigned int rate)
1676 if (cpu_is_exynos5()) {
1677 if (proid_is_exynos5420() || proid_is_exynos5800())
1678 return exynos5420_set_spi_clk(periph_id, rate);
1679 return exynos5_set_spi_clk(periph_id, rate);
1685 int set_i2s_clk_prescaler(unsigned int src_frq, unsigned int dst_frq,
1686 unsigned int i2s_id)
1688 if (cpu_is_exynos5())
1689 return exynos5_set_i2s_clk_prescaler(src_frq, dst_frq, i2s_id);
1694 int set_i2s_clk_source(unsigned int i2s_id)
1696 if (cpu_is_exynos5())
1697 return exynos5_set_i2s_clk_source(i2s_id);
1702 int set_epll_clk(unsigned long rate)
1704 if (cpu_is_exynos5())
1705 return exynos5_set_epll_clk(rate);