2 * armboot - Startup Code for ARM920 CPU-core
4 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
5 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
6 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
8 * See file CREDITS for list of people who contributed to this
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 #include <asm-offsets.h>
32 *************************************************************************
34 * Jump vector table as in table 3.1 in [1]
36 *************************************************************************
42 ldr pc, _undefined_instruction
43 ldr pc, _software_interrupt
44 ldr pc, _prefetch_abort
50 _undefined_instruction: .word undefined_instruction
51 _software_interrupt: .word software_interrupt
52 _prefetch_abort: .word prefetch_abort
53 _data_abort: .word data_abort
54 _not_used: .word not_used
58 .balignl 16,0xdeadbeef
62 *************************************************************************
64 * Startup Code (reset vector)
66 * do important init only if we don't start from memory!
67 * relocate armboot to ram
69 * jump to second stage
71 *************************************************************************
76 .word CONFIG_SYS_TEXT_BASE
79 * These are defined in the board-specific linker script.
80 * Subtracting _start from them lets the linker put their
81 * relative position in the executable instead of leaving
86 .word __bss_start - _start
93 /* IRQ stack memory (calculated at run-time) */
94 .globl IRQ_STACK_START
98 /* IRQ stack memory (calculated at run-time) */
99 .globl FIQ_STACK_START
104 /* IRQ stack memory (calculated at run-time) + 8 bytes */
105 .globl IRQ_STACK_START_IN
110 * the actual reset code
115 * set the cpu to SVC32 mode
122 #define pWDTCTL 0x80001400 /* Watchdog Timer control register */
123 #define pINTENC 0x8000050C /* Interupt-Controller enable clear register */
124 #define pCLKSET 0x80000420 /* clock divisor register */
126 /* disable watchdog, set watchdog control register to
127 * all zeros (default reset)
134 * mask all IRQs by setting all bits in the INTENC register (default)
140 /* FCLK:HCLK:PCLK = 1:2:2 */
141 /* default FCLK is 200 MHz, using 14.7456 MHz fin */
144 @ ldr r1, =0x0005ee39 @ 1: 2: 4
148 * we do sys-critical inits only at reboot,
149 * not when booting from ram!
151 #ifndef CONFIG_SKIP_LOWLEVEL_INIT
155 /* Set stackpointer in internal RAM to call board_init_f */
157 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
161 /*------------------------------------------------------------------------------*/
164 * void relocate_code (addr_sp, gd, addr_moni)
166 * This "function" does not return, instead it continues in RAM
167 * after relocating the monitor code.
172 mov r4, r0 /* save addr_sp */
173 mov r5, r1 /* save addr of gd */
174 mov r6, r2 /* save addr of destination */
175 mov r7, r2 /* save addr of destination */
177 /* Set up the stack */
183 ldr r3, _bss_start_ofs
184 add r2, r0, r3 /* r2 <- source end address */
189 ldmia r0!, {r9-r10} /* copy from source address [r0] */
190 stmia r6!, {r9-r10} /* copy to target address [r1] */
191 cmp r0, r2 /* until source end address [r2] */
194 #ifndef CONFIG_PRELOADER
196 * fix .rel.dyn relocations
198 ldr r0, _TEXT_BASE /* r0 <- Text base */
199 sub r9, r7, r0 /* r9 <- relocation offset */
200 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
201 add r10, r10, r0 /* r10 <- sym table in FLASH */
202 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
203 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
204 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
205 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
207 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
208 add r0, r0, r9 /* r0 <- location to fix up in RAM */
211 cmp r8, #23 /* relative fixup? */
213 cmp r8, #2 /* absolute fixup? */
215 /* ignore unknown type of fixup */
218 /* absolute fix: set location to (offset) symbol value */
219 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
220 add r1, r10, r1 /* r1 <- address of symbol in table */
221 ldr r1, [r1, #4] /* r1 <- symbol value */
222 add r1, r9 /* r1 <- relocated sym addr */
225 /* relative fix: increase location by offset */
230 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
236 #ifndef CONFIG_PRELOADER
237 ldr r0, _bss_start_ofs
239 ldr r3, _TEXT_BASE /* Text base */
240 mov r4, r7 /* reloc addr */
243 mov r2, #0x00000000 /* clear */
245 clbss_l:str r2, [r0] /* clear loop... */
252 * We are done. Do not return, instead branch to second part of board
253 * initialization, now running from RAM.
255 ldr r0, _board_init_r_ofs
259 /* setup parameters for board_init_r */
260 mov r0, r5 /* gd_t */
261 mov r1, r7 /* dest_addr */
266 .word board_init_r - _start
269 .word __rel_dyn_start - _start
271 .word __rel_dyn_end - _start
273 .word __dynsym_start - _start
276 *************************************************************************
278 * CPU_init_critical registers
280 * setup important registers
281 * setup memory timing
283 *************************************************************************
289 * flush v4 I/D caches
292 mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
293 mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
296 * disable MMU stuff and caches
298 mrc p15, 0, r0, c1, c0, 0
299 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
300 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
301 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
302 orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
303 orr r0, r0, #0x40000000 @ set bit 30 (nF) notFastBus
304 mcr p15, 0, r0, c1, c0, 0
308 * before relocating, we have to setup RAM timing
309 * because memory timing is board-dependend, you will
310 * find a lowlevel_init.S in your board directory.
320 *************************************************************************
324 *************************************************************************
330 #define S_FRAME_SIZE 72
352 #define MODE_SVC 0x13
356 * use bad_save_user_regs for abort/prefetch/undef/swi ...
357 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
360 .macro bad_save_user_regs
361 sub sp, sp, #S_FRAME_SIZE
362 stmia sp, {r0 - r12} @ Calling r0-r12
363 ldr r2, IRQ_STACK_START_IN
364 ldmia r2, {r2 - r3} @ get pc, cpsr
365 add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
369 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
373 .macro irq_save_user_regs
374 sub sp, sp, #S_FRAME_SIZE
375 stmia sp, {r0 - r12} @ Calling r0-r12
377 stmdb r8, {sp, lr}^ @ Calling SP, LR
378 str lr, [r8, #0] @ Save calling PC
380 str r6, [r8, #4] @ Save CPSR
381 str r0, [r8, #8] @ Save OLD_R0
385 .macro irq_restore_user_regs
386 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
388 ldr lr, [sp, #S_PC] @ Get PC
389 add sp, sp, #S_FRAME_SIZE
390 subs pc, lr, #4 @ return & move spsr_svc into cpsr
394 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
396 str lr, [r13] @ save caller lr / spsr
400 mov r13, #MODE_SVC @ prepare SVC-Mode
407 .macro get_irq_stack @ setup IRQ stack
408 ldr sp, IRQ_STACK_START
411 .macro get_fiq_stack @ setup FIQ stack
412 ldr sp, FIQ_STACK_START
419 undefined_instruction:
422 bl do_undefined_instruction
428 bl do_software_interrupt
448 #ifdef CONFIG_USE_IRQ
455 irq_restore_user_regs
460 /* someone ought to write a more effiction fiq_save_user_regs */
463 irq_restore_user_regs
484 bl disable_interrupts
486 /* Disable watchdog */
495 /* Enable the watchdog */