2 * armboot - Startup Code for XScale
4 * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
5 * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
6 * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
7 * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
8 * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
9 * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
10 * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
11 * Copyright (c) 2010 Marek Vasut <marek.vasut@gmail.com>
13 * See file CREDITS for list of people who contributed to this
16 * This program is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation; either version 2 of
19 * the License, or (at your option) any later version.
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
32 #include <asm-offsets.h>
35 #include <asm/arch/pxa-regs.h>
36 #include <asm/arch/macro.h>
38 /* takes care the CP15 update has taken place */
40 mrc p15,0,\reg,c2,c0,0
47 #ifdef CONFIG_PRELOADER
64 .word 0x12345678 /* now 16*4=64 */
66 ldr pc, _undefined_instruction
67 ldr pc, _software_interrupt
68 ldr pc, _prefetch_abort
74 _undefined_instruction: .word undefined_instruction
75 _software_interrupt: .word software_interrupt
76 _prefetch_abort: .word prefetch_abort
77 _data_abort: .word data_abort
78 _not_used: .word not_used
81 #endif /* CONFIG_PRELOADER */
83 .balignl 16,0xdeadbeef
87 * Startup Code (reset vector)
89 * do important init only if we don't start from RAM!
90 * - relocate armboot to RAM
92 * - jump to second stage
97 .word CONFIG_SYS_TEXT_BASE
100 * These are defined in the board-specific linker script.
102 .globl _bss_start_ofs
104 .word __bss_start - _start
110 #ifdef CONFIG_USE_IRQ
111 /* IRQ stack memory (calculated at run-time) */
112 .globl IRQ_STACK_START
116 /* IRQ stack memory (calculated at run-time) */
117 .globl FIQ_STACK_START
120 #endif /* CONFIG_USE_IRQ */
122 #ifndef CONFIG_PRELOADER
123 /* IRQ stack memory (calculated at run-time) + 8 bytes */
124 .globl IRQ_STACK_START_IN
129 * the actual reset code
134 * set the cpu to SVC32 mode
142 * Enable MMU to use DCache as DRAM
144 /* Domain access -- enable for all CPs */
146 mcr p15, 0, r0, c3, c0, 0
148 /* Point TTBR to MMU table */
152 mcr p15, 0, r0, c2, c0, 0
154 /* !!! Hereby, check if the code is running from SRAM !!! */
155 /* If the code is running from SRAM, alias SRAM to 0x0 to simulate NOR. The code
156 * is linked to 0x0 too, so this makes things easier. */
163 /* Kick in MMU, ICache, DCache, BTB */
164 mrc p15, 0, r0, c1, c0, 0
169 mcr p15, 0, r0, c1, c0, 0
172 /* Unlock Icache, Dcache */
173 mcr p15, 0, r0, c9, c1, 1
174 mcr p15, 0, r0, c9, c2, 1
176 /* Flush Icache, Dcache, BTB */
177 mcr p15, 0, r0, c7, c7, 0
179 /* Unlock I-TLB, D-TLB */
180 mcr p15, 0, r0, c10, c4, 1
181 mcr p15, 0, r0, c10, c8, 1
184 mcr p15, 0, r0, c8, c7, 0
185 /* Allocate 4096 bytes of Dcache as RAM */
187 /* Drain pending loads and stores */
188 mcr p15, 0, r0, c7, c10, 4
193 mcr p15, 0, r0, c9, c2, 0
196 /* 128 lines reserved (128 x 32bytes = 4096 bytes total) */
200 mcr p15, 0, r1, c7, c2, 5
201 /* Drain pending loads and stores */
202 mcr p15, 0, r0, c7, c10, 4
209 /* Drain pending loads and stores */
210 mcr p15, 0, r0, c7, c10, 4
212 mcr p15, 0, r2, c9, c2, 0
215 /* Jump to 0x0 ( + offset) if running from SRAM */
221 /* Set stackpointer in internal RAM to call board_init_f */
223 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
227 /*------------------------------------------------------------------------------*/
230 * void relocate_code (addr_sp, gd, addr_moni)
232 * This "function" does not return, instead it continues in RAM
233 * after relocating the monitor code.
238 mov r4, r0 /* save addr_sp */
239 mov r5, r1 /* save addr of gd */
240 mov r6, r2 /* save addr of destination */
241 mov r7, r2 /* save addr of destination */
243 /* Set up the stack */
249 ldr r3, _bss_start_ofs
250 add r2, r0, r3 /* r2 <- source end address */
254 #ifndef CONFIG_SKIP_RELOCATE_UBOOT
257 ldmia r0!, {r3-r5, r7-r11} /* copy from source address [r0] */
258 stmia r6!, {r3-r5, r7-r11} /* copy to target address [r1] */
259 cmp r0, r2 /* until source end address [r2] */
263 #ifndef CONFIG_PRELOADER
265 * fix .rel.dyn relocations
267 ldr r0, _TEXT_BASE /* r0 <- Text base */
268 sub r9, r7, r0 /* r9 <- relocation offset */
269 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
270 add r10, r10, r0 /* r10 <- sym table in FLASH */
271 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
272 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
273 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
274 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
276 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
277 add r0, r9 /* r0 <- location to fix up in RAM */
280 cmp r8, #23 /* relative fixup? */
282 cmp r8, #2 /* absolute fixup? */
284 /* ignore unknown type of fixup */
287 /* absolute fix: set location to (offset) symbol value */
288 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
289 add r1, r10, r1 /* r1 <- address of symbol in table */
290 ldr r1, [r1, #4] /* r1 <- symbol value */
291 add r1, r9 /* r1 <- relocated sym addr */
294 /* relative fix: increase location by offset */
299 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
303 #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
306 #ifndef CONFIG_PRELOADER
307 ldr r0, _bss_start_ofs
309 ldr r3, _TEXT_BASE /* Text base */
310 mov r4, r7 /* reloc addr */
313 mov r2, #0x00000000 /* clear */
315 clbss_l:str r2, [r0] /* clear loop... */
322 * We are done. Do not return, instead branch to second part of board
323 * initialization, now running from RAM.
325 #ifdef CONFIG_ONENAND_IPL
326 ldr r0, _start_oneboot_ofs
330 : .word start_oneboot
332 ldr r0, _board_init_r_ofs
336 /* setup parameters for board_init_r */
337 mov r0, r5 /* gd_t */
338 mov r1, r7 /* dest_addr */
343 .word board_init_r - _start
347 .word __rel_dyn_start - _start
349 .word __rel_dyn_end - _start
351 .word __dynsym_start - _start
353 #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
355 /****************************************************************************/
357 /* the actual reset code for OneNAND IPL */
359 /****************************************************************************/
361 #ifndef CONFIG_PXA27X
362 #error OneNAND IPL is not supported on PXA25x and 26x due to lack of SRAM
366 /* Set CPU to SVC32 mode */
372 /* Point stack at the end of SRAM and leave 32 words for abort-stack */
375 /* Start OneNAND IPL */
376 ldr pc, =start_oneboot
378 #endif /* #if !defined(CONFIG_ONENAND_IPL) */
380 #ifndef CONFIG_PRELOADER
381 /****************************************************************************/
383 /* Interrupt handling */
385 /****************************************************************************/
387 /* IRQ stack frame */
389 #define S_FRAME_SIZE 72
411 #define MODE_SVC 0x13
413 /* use bad_save_user_regs for abort/prefetch/undef/swi ... */
415 .macro bad_save_user_regs
416 sub sp, sp, #S_FRAME_SIZE
417 stmia sp, {r0 - r12} /* Calling r0-r12 */
420 #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
421 ldr r2, _armboot_start
422 sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
423 sub r2, r2, #(GENERATED_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
425 ldr r2, IRQ_STACK_START_IN
427 ldmia r2, {r2 - r4} /* get pc, cpsr, old_r0 */
428 add r0, sp, #S_FRAME_SIZE /* restore sp_SVC */
432 stmia r5, {r0 - r4} /* save sp_SVC, lr_SVC, pc, cpsr, old_r */
437 /* use irq_save_user_regs / irq_restore_user_regs for */
438 /* IRQ/FIQ handling */
440 .macro irq_save_user_regs
441 sub sp, sp, #S_FRAME_SIZE
442 stmia sp, {r0 - r12} /* Calling r0-r12 */
444 stmdb r8, {sp, lr}^ /* Calling SP, LR */
445 str lr, [r8, #0] /* Save calling PC */
447 str r6, [r8, #4] /* Save CPSR */
448 str r0, [r8, #8] /* Save OLD_R0 */
452 .macro irq_restore_user_regs
453 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
455 ldr lr, [sp, #S_PC] @ Get PC
456 add sp, sp, #S_FRAME_SIZE
457 subs pc, lr, #4 @ return & move spsr_svc into cpsr
461 #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
462 ldr r13, _armboot_start @ setup our mode stack
463 sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
464 sub r13, r13, #(GENERATED_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
466 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
469 str lr, [r13] @ save caller lr / spsr
473 mov r13, #MODE_SVC @ prepare SVC-Mode
479 .macro get_irq_stack @ setup IRQ stack
480 ldr sp, IRQ_STACK_START
483 .macro get_fiq_stack @ setup FIQ stack
484 ldr sp, FIQ_STACK_START
486 #endif /* CONFIG_PRELOADER */
489 /****************************************************************************/
491 /* exception handlers */
493 /****************************************************************************/
495 #ifdef CONFIG_PRELOADER
498 ldr sp, _TEXT_BASE /* use 32 words abort stack */
499 bl hang /* hang and never return */
500 #else /* !CONFIG_PRELOADER */
502 undefined_instruction:
505 bl do_undefined_instruction
511 bl do_software_interrupt
531 #ifdef CONFIG_USE_IRQ
538 irq_restore_user_regs
543 irq_save_user_regs /* someone ought to write a more */
544 bl do_fiq /* effiction fiq_save_user_regs */
545 irq_restore_user_regs
547 #else /* !CONFIG_USE_IRQ */
560 #endif /* CONFIG_PRELOADER */
561 #endif /* CONFIG_USE_IRQ */
563 /****************************************************************************/
565 /* Reset function: the PXA250 doesn't have a reset function, so we have to */
566 /* perform a watchdog timeout for a soft reset. */
568 /****************************************************************************/
569 /* Operating System Timer */
573 /* FIXME: this code is PXA250 specific. How is this handled on */
574 /* other XScale processors? */
578 /* We set OWE:WME (watchdog enable) and wait until timeout happens */
582 orr r1, r1, #0x0001 /* bit0: WME */
585 /* OS timer does only wrap every 1165 seconds, so we have to set */
586 /* the match register as well. */
589 ldr r1, [r0] /* read OS timer */
590 add r1, r1, #0x800 /* let OSMR3 match after */
591 add r1, r1, #0x800 /* 4096*(1/3.6864MHz)=1ms */
599 #ifndef CONFIG_PRELOADER
600 .section .mmudata, "a"
604 /* 0x00000000 - 0xa0000000 : 1:1, uncached mapping */
607 .word (__base << 20) | 0xc12
608 .set __base, __base + 1
611 /* 0xa0000000 - 0xa0100000 : 1:1, cached mapping */
612 .word (0xa00 << 20) | 0x1c1e
616 .word (__base << 20) | 0xc12
617 .set __base, __base + 1