2 * Device Tree Source for DRA7xx clock data
4 * Copyright (C) 2013 Texas Instruments, Inc.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 atl_clkin0_ck: atl_clkin0_ck {
13 compatible = "ti,dra7-atl-clock";
14 clocks = <&atl_gfclk_mux>;
17 atl_clkin1_ck: atl_clkin1_ck {
19 compatible = "ti,dra7-atl-clock";
20 clocks = <&atl_gfclk_mux>;
23 atl_clkin2_ck: atl_clkin2_ck {
25 compatible = "ti,dra7-atl-clock";
26 clocks = <&atl_gfclk_mux>;
29 atl_clkin3_ck: atl_clkin3_ck {
31 compatible = "ti,dra7-atl-clock";
32 clocks = <&atl_gfclk_mux>;
35 hdmi_clkin_ck: hdmi_clkin_ck {
37 compatible = "fixed-clock";
38 clock-frequency = <0>;
41 mlb_clkin_ck: mlb_clkin_ck {
43 compatible = "fixed-clock";
44 clock-frequency = <0>;
47 mlbp_clkin_ck: mlbp_clkin_ck {
49 compatible = "fixed-clock";
50 clock-frequency = <0>;
53 pciesref_acs_clk_ck: pciesref_acs_clk_ck {
55 compatible = "fixed-clock";
56 clock-frequency = <100000000>;
59 ref_clkin0_ck: ref_clkin0_ck {
61 compatible = "fixed-clock";
62 clock-frequency = <0>;
65 ref_clkin1_ck: ref_clkin1_ck {
67 compatible = "fixed-clock";
68 clock-frequency = <0>;
71 ref_clkin2_ck: ref_clkin2_ck {
73 compatible = "fixed-clock";
74 clock-frequency = <0>;
77 ref_clkin3_ck: ref_clkin3_ck {
79 compatible = "fixed-clock";
80 clock-frequency = <0>;
83 rmii_clk_ck: rmii_clk_ck {
85 compatible = "fixed-clock";
86 clock-frequency = <0>;
89 sdvenc_clkin_ck: sdvenc_clkin_ck {
91 compatible = "fixed-clock";
92 clock-frequency = <0>;
95 secure_32k_clk_src_ck: secure_32k_clk_src_ck {
97 compatible = "fixed-clock";
98 clock-frequency = <32768>;
101 sys_clk32_crystal_ck: sys_clk32_crystal_ck {
103 compatible = "fixed-clock";
104 clock-frequency = <32768>;
107 sys_clk32_pseudo_ck: sys_clk32_pseudo_ck {
109 compatible = "fixed-factor-clock";
110 clocks = <&sys_clkin1>;
115 virt_12000000_ck: virt_12000000_ck {
117 compatible = "fixed-clock";
118 clock-frequency = <12000000>;
121 virt_13000000_ck: virt_13000000_ck {
123 compatible = "fixed-clock";
124 clock-frequency = <13000000>;
127 virt_16800000_ck: virt_16800000_ck {
129 compatible = "fixed-clock";
130 clock-frequency = <16800000>;
133 virt_19200000_ck: virt_19200000_ck {
135 compatible = "fixed-clock";
136 clock-frequency = <19200000>;
139 virt_20000000_ck: virt_20000000_ck {
141 compatible = "fixed-clock";
142 clock-frequency = <20000000>;
145 virt_26000000_ck: virt_26000000_ck {
147 compatible = "fixed-clock";
148 clock-frequency = <26000000>;
151 virt_27000000_ck: virt_27000000_ck {
153 compatible = "fixed-clock";
154 clock-frequency = <27000000>;
157 virt_38400000_ck: virt_38400000_ck {
159 compatible = "fixed-clock";
160 clock-frequency = <38400000>;
163 sys_clkin2: sys_clkin2 {
165 compatible = "fixed-clock";
166 clock-frequency = <22579200>;
169 usb_otg_clkin_ck: usb_otg_clkin_ck {
171 compatible = "fixed-clock";
172 clock-frequency = <0>;
175 video1_clkin_ck: video1_clkin_ck {
177 compatible = "fixed-clock";
178 clock-frequency = <0>;
181 video1_m2_clkin_ck: video1_m2_clkin_ck {
183 compatible = "fixed-clock";
184 clock-frequency = <0>;
187 video2_clkin_ck: video2_clkin_ck {
189 compatible = "fixed-clock";
190 clock-frequency = <0>;
193 video2_m2_clkin_ck: video2_m2_clkin_ck {
195 compatible = "fixed-clock";
196 clock-frequency = <0>;
199 dpll_abe_ck: dpll_abe_ck@1e0 {
201 compatible = "ti,omap4-dpll-m4xen-clock";
202 clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>;
203 reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
206 dpll_abe_x2_ck: dpll_abe_x2_ck {
208 compatible = "ti,omap4-dpll-x2-clock";
209 clocks = <&dpll_abe_ck>;
212 dpll_abe_m2x2_ck: dpll_abe_m2x2_ck@1f0 {
214 compatible = "ti,divider-clock";
215 clocks = <&dpll_abe_x2_ck>;
217 ti,autoidle-shift = <8>;
219 ti,index-starts-at-one;
220 ti,invert-autoidle-bit;
223 abe_clk: abe_clk@108 {
225 compatible = "ti,divider-clock";
226 clocks = <&dpll_abe_m2x2_ck>;
229 ti,index-power-of-two;
232 dpll_abe_m2_ck: dpll_abe_m2_ck@1f0 {
234 compatible = "ti,divider-clock";
235 clocks = <&dpll_abe_ck>;
237 ti,autoidle-shift = <8>;
239 ti,index-starts-at-one;
240 ti,invert-autoidle-bit;
243 dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 {
245 compatible = "ti,divider-clock";
246 clocks = <&dpll_abe_x2_ck>;
248 ti,autoidle-shift = <8>;
250 ti,index-starts-at-one;
251 ti,invert-autoidle-bit;
254 dpll_core_byp_mux: dpll_core_byp_mux@12c {
256 compatible = "ti,mux-clock";
257 clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
262 dpll_core_ck: dpll_core_ck@120 {
264 compatible = "ti,omap4-dpll-core-clock";
265 clocks = <&sys_clkin1>, <&dpll_core_byp_mux>;
266 reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
269 dpll_core_x2_ck: dpll_core_x2_ck {
271 compatible = "ti,omap4-dpll-x2-clock";
272 clocks = <&dpll_core_ck>;
275 dpll_core_h12x2_ck: dpll_core_h12x2_ck@13c {
277 compatible = "ti,divider-clock";
278 clocks = <&dpll_core_x2_ck>;
280 ti,autoidle-shift = <8>;
282 ti,index-starts-at-one;
283 ti,invert-autoidle-bit;
286 mpu_dpll_hs_clk_div: mpu_dpll_hs_clk_div {
288 compatible = "fixed-factor-clock";
289 clocks = <&dpll_core_h12x2_ck>;
294 dpll_mpu_ck: dpll_mpu_ck@160 {
296 compatible = "ti,omap5-mpu-dpll-clock";
297 clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>;
298 reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
301 dpll_mpu_m2_ck: dpll_mpu_m2_ck@170 {
303 compatible = "ti,divider-clock";
304 clocks = <&dpll_mpu_ck>;
306 ti,autoidle-shift = <8>;
308 ti,index-starts-at-one;
309 ti,invert-autoidle-bit;
312 mpu_dclk_div: mpu_dclk_div {
314 compatible = "fixed-factor-clock";
315 clocks = <&dpll_mpu_m2_ck>;
320 dsp_dpll_hs_clk_div: dsp_dpll_hs_clk_div {
322 compatible = "fixed-factor-clock";
323 clocks = <&dpll_core_h12x2_ck>;
328 dpll_dsp_byp_mux: dpll_dsp_byp_mux@240 {
330 compatible = "ti,mux-clock";
331 clocks = <&sys_clkin1>, <&dsp_dpll_hs_clk_div>;
336 dpll_dsp_ck: dpll_dsp_ck@234 {
338 compatible = "ti,omap4-dpll-clock";
339 clocks = <&sys_clkin1>, <&dpll_dsp_byp_mux>;
340 reg = <0x0234>, <0x0238>, <0x0240>, <0x023c>;
343 dpll_dsp_m2_ck: dpll_dsp_m2_ck@244 {
345 compatible = "ti,divider-clock";
346 clocks = <&dpll_dsp_ck>;
348 ti,autoidle-shift = <8>;
350 ti,index-starts-at-one;
351 ti,invert-autoidle-bit;
354 iva_dpll_hs_clk_div: iva_dpll_hs_clk_div {
356 compatible = "fixed-factor-clock";
357 clocks = <&dpll_core_h12x2_ck>;
362 dpll_iva_byp_mux: dpll_iva_byp_mux@1ac {
364 compatible = "ti,mux-clock";
365 clocks = <&sys_clkin1>, <&iva_dpll_hs_clk_div>;
370 dpll_iva_ck: dpll_iva_ck@1a0 {
372 compatible = "ti,omap4-dpll-clock";
373 clocks = <&sys_clkin1>, <&dpll_iva_byp_mux>;
374 reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
377 dpll_iva_m2_ck: dpll_iva_m2_ck@1b0 {
379 compatible = "ti,divider-clock";
380 clocks = <&dpll_iva_ck>;
382 ti,autoidle-shift = <8>;
384 ti,index-starts-at-one;
385 ti,invert-autoidle-bit;
390 compatible = "fixed-factor-clock";
391 clocks = <&dpll_iva_m2_ck>;
396 dpll_gpu_byp_mux: dpll_gpu_byp_mux@2e4 {
398 compatible = "ti,mux-clock";
399 clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
404 dpll_gpu_ck: dpll_gpu_ck@2d8 {
406 compatible = "ti,omap4-dpll-clock";
407 clocks = <&sys_clkin1>, <&dpll_gpu_byp_mux>;
408 reg = <0x02d8>, <0x02dc>, <0x02e4>, <0x02e0>;
411 dpll_gpu_m2_ck: dpll_gpu_m2_ck@2e8 {
413 compatible = "ti,divider-clock";
414 clocks = <&dpll_gpu_ck>;
416 ti,autoidle-shift = <8>;
418 ti,index-starts-at-one;
419 ti,invert-autoidle-bit;
422 dpll_core_m2_ck: dpll_core_m2_ck@130 {
424 compatible = "ti,divider-clock";
425 clocks = <&dpll_core_ck>;
427 ti,autoidle-shift = <8>;
429 ti,index-starts-at-one;
430 ti,invert-autoidle-bit;
433 core_dpll_out_dclk_div: core_dpll_out_dclk_div {
435 compatible = "fixed-factor-clock";
436 clocks = <&dpll_core_m2_ck>;
441 dpll_ddr_byp_mux: dpll_ddr_byp_mux@21c {
443 compatible = "ti,mux-clock";
444 clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
449 dpll_ddr_ck: dpll_ddr_ck@210 {
451 compatible = "ti,omap4-dpll-clock";
452 clocks = <&sys_clkin1>, <&dpll_ddr_byp_mux>;
453 reg = <0x0210>, <0x0214>, <0x021c>, <0x0218>;
456 dpll_ddr_m2_ck: dpll_ddr_m2_ck@220 {
458 compatible = "ti,divider-clock";
459 clocks = <&dpll_ddr_ck>;
461 ti,autoidle-shift = <8>;
463 ti,index-starts-at-one;
464 ti,invert-autoidle-bit;
467 dpll_gmac_byp_mux: dpll_gmac_byp_mux@2b4 {
469 compatible = "ti,mux-clock";
470 clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
475 dpll_gmac_ck: dpll_gmac_ck@2a8 {
477 compatible = "ti,omap4-dpll-clock";
478 clocks = <&sys_clkin1>, <&dpll_gmac_byp_mux>;
479 reg = <0x02a8>, <0x02ac>, <0x02b4>, <0x02b0>;
482 dpll_gmac_m2_ck: dpll_gmac_m2_ck@2b8 {
484 compatible = "ti,divider-clock";
485 clocks = <&dpll_gmac_ck>;
487 ti,autoidle-shift = <8>;
489 ti,index-starts-at-one;
490 ti,invert-autoidle-bit;
493 video2_dclk_div: video2_dclk_div {
495 compatible = "fixed-factor-clock";
496 clocks = <&video2_m2_clkin_ck>;
501 video1_dclk_div: video1_dclk_div {
503 compatible = "fixed-factor-clock";
504 clocks = <&video1_m2_clkin_ck>;
509 hdmi_dclk_div: hdmi_dclk_div {
511 compatible = "fixed-factor-clock";
512 clocks = <&hdmi_clkin_ck>;
517 per_dpll_hs_clk_div: per_dpll_hs_clk_div {
519 compatible = "fixed-factor-clock";
520 clocks = <&dpll_abe_m3x2_ck>;
525 usb_dpll_hs_clk_div: usb_dpll_hs_clk_div {
527 compatible = "fixed-factor-clock";
528 clocks = <&dpll_abe_m3x2_ck>;
533 eve_dpll_hs_clk_div: eve_dpll_hs_clk_div {
535 compatible = "fixed-factor-clock";
536 clocks = <&dpll_core_h12x2_ck>;
541 dpll_eve_byp_mux: dpll_eve_byp_mux@290 {
543 compatible = "ti,mux-clock";
544 clocks = <&sys_clkin1>, <&eve_dpll_hs_clk_div>;
549 dpll_eve_ck: dpll_eve_ck@284 {
551 compatible = "ti,omap4-dpll-clock";
552 clocks = <&sys_clkin1>, <&dpll_eve_byp_mux>;
553 reg = <0x0284>, <0x0288>, <0x0290>, <0x028c>;
556 dpll_eve_m2_ck: dpll_eve_m2_ck@294 {
558 compatible = "ti,divider-clock";
559 clocks = <&dpll_eve_ck>;
561 ti,autoidle-shift = <8>;
563 ti,index-starts-at-one;
564 ti,invert-autoidle-bit;
567 eve_dclk_div: eve_dclk_div {
569 compatible = "fixed-factor-clock";
570 clocks = <&dpll_eve_m2_ck>;
575 dpll_core_h13x2_ck: dpll_core_h13x2_ck@140 {
577 compatible = "ti,divider-clock";
578 clocks = <&dpll_core_x2_ck>;
580 ti,autoidle-shift = <8>;
582 ti,index-starts-at-one;
583 ti,invert-autoidle-bit;
586 dpll_core_h14x2_ck: dpll_core_h14x2_ck@144 {
588 compatible = "ti,divider-clock";
589 clocks = <&dpll_core_x2_ck>;
591 ti,autoidle-shift = <8>;
593 ti,index-starts-at-one;
594 ti,invert-autoidle-bit;
597 dpll_core_h22x2_ck: dpll_core_h22x2_ck@154 {
599 compatible = "ti,divider-clock";
600 clocks = <&dpll_core_x2_ck>;
602 ti,autoidle-shift = <8>;
604 ti,index-starts-at-one;
605 ti,invert-autoidle-bit;
608 dpll_core_h23x2_ck: dpll_core_h23x2_ck@158 {
610 compatible = "ti,divider-clock";
611 clocks = <&dpll_core_x2_ck>;
613 ti,autoidle-shift = <8>;
615 ti,index-starts-at-one;
616 ti,invert-autoidle-bit;
619 dpll_core_h24x2_ck: dpll_core_h24x2_ck@15c {
621 compatible = "ti,divider-clock";
622 clocks = <&dpll_core_x2_ck>;
624 ti,autoidle-shift = <8>;
626 ti,index-starts-at-one;
627 ti,invert-autoidle-bit;
630 dpll_ddr_x2_ck: dpll_ddr_x2_ck {
632 compatible = "ti,omap4-dpll-x2-clock";
633 clocks = <&dpll_ddr_ck>;
636 dpll_ddr_h11x2_ck: dpll_ddr_h11x2_ck@228 {
638 compatible = "ti,divider-clock";
639 clocks = <&dpll_ddr_x2_ck>;
641 ti,autoidle-shift = <8>;
643 ti,index-starts-at-one;
644 ti,invert-autoidle-bit;
647 dpll_dsp_x2_ck: dpll_dsp_x2_ck {
649 compatible = "ti,omap4-dpll-x2-clock";
650 clocks = <&dpll_dsp_ck>;
653 dpll_dsp_m3x2_ck: dpll_dsp_m3x2_ck@248 {
655 compatible = "ti,divider-clock";
656 clocks = <&dpll_dsp_x2_ck>;
658 ti,autoidle-shift = <8>;
660 ti,index-starts-at-one;
661 ti,invert-autoidle-bit;
664 dpll_gmac_x2_ck: dpll_gmac_x2_ck {
666 compatible = "ti,omap4-dpll-x2-clock";
667 clocks = <&dpll_gmac_ck>;
670 dpll_gmac_h11x2_ck: dpll_gmac_h11x2_ck@2c0 {
672 compatible = "ti,divider-clock";
673 clocks = <&dpll_gmac_x2_ck>;
675 ti,autoidle-shift = <8>;
677 ti,index-starts-at-one;
678 ti,invert-autoidle-bit;
681 dpll_gmac_h12x2_ck: dpll_gmac_h12x2_ck@2c4 {
683 compatible = "ti,divider-clock";
684 clocks = <&dpll_gmac_x2_ck>;
686 ti,autoidle-shift = <8>;
688 ti,index-starts-at-one;
689 ti,invert-autoidle-bit;
692 dpll_gmac_h13x2_ck: dpll_gmac_h13x2_ck@2c8 {
694 compatible = "ti,divider-clock";
695 clocks = <&dpll_gmac_x2_ck>;
697 ti,autoidle-shift = <8>;
699 ti,index-starts-at-one;
700 ti,invert-autoidle-bit;
703 dpll_gmac_m3x2_ck: dpll_gmac_m3x2_ck@2bc {
705 compatible = "ti,divider-clock";
706 clocks = <&dpll_gmac_x2_ck>;
708 ti,autoidle-shift = <8>;
710 ti,index-starts-at-one;
711 ti,invert-autoidle-bit;
714 gmii_m_clk_div: gmii_m_clk_div {
716 compatible = "fixed-factor-clock";
717 clocks = <&dpll_gmac_h11x2_ck>;
722 hdmi_clk2_div: hdmi_clk2_div {
724 compatible = "fixed-factor-clock";
725 clocks = <&hdmi_clkin_ck>;
730 hdmi_div_clk: hdmi_div_clk {
732 compatible = "fixed-factor-clock";
733 clocks = <&hdmi_clkin_ck>;
738 l3_iclk_div: l3_iclk_div@100 {
740 compatible = "ti,divider-clock";
744 clocks = <&dpll_core_h12x2_ck>;
745 ti,index-power-of-two;
748 l4_root_clk_div: l4_root_clk_div {
750 compatible = "fixed-factor-clock";
751 clocks = <&l3_iclk_div>;
756 video1_clk2_div: video1_clk2_div {
758 compatible = "fixed-factor-clock";
759 clocks = <&video1_clkin_ck>;
764 video1_div_clk: video1_div_clk {
766 compatible = "fixed-factor-clock";
767 clocks = <&video1_clkin_ck>;
772 video2_clk2_div: video2_clk2_div {
774 compatible = "fixed-factor-clock";
775 clocks = <&video2_clkin_ck>;
780 video2_div_clk: video2_div_clk {
782 compatible = "fixed-factor-clock";
783 clocks = <&video2_clkin_ck>;
788 ipu1_gfclk_mux: ipu1_gfclk_mux@520 {
790 compatible = "ti,mux-clock";
791 clocks = <&dpll_abe_m2x2_ck>, <&dpll_core_h22x2_ck>;
796 mcasp1_ahclkr_mux: mcasp1_ahclkr_mux@550 {
798 compatible = "ti,mux-clock";
799 clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
804 mcasp1_ahclkx_mux: mcasp1_ahclkx_mux@550 {
806 compatible = "ti,mux-clock";
807 clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
812 mcasp1_aux_gfclk_mux: mcasp1_aux_gfclk_mux@550 {
814 compatible = "ti,mux-clock";
815 clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
820 timer5_gfclk_mux: timer5_gfclk_mux@558 {
822 compatible = "ti,mux-clock";
823 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
828 timer6_gfclk_mux: timer6_gfclk_mux@560 {
830 compatible = "ti,mux-clock";
831 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
836 timer7_gfclk_mux: timer7_gfclk_mux@568 {
838 compatible = "ti,mux-clock";
839 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
844 timer8_gfclk_mux: timer8_gfclk_mux@570 {
846 compatible = "ti,mux-clock";
847 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
852 uart6_gfclk_mux: uart6_gfclk_mux@580 {
854 compatible = "ti,mux-clock";
855 clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
862 compatible = "fixed-clock";
863 clock-frequency = <0>;
867 sys_clkin1: sys_clkin1@110 {
869 compatible = "ti,mux-clock";
870 clocks = <&virt_12000000_ck>, <&virt_20000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
872 ti,index-starts-at-one;
875 abe_dpll_sys_clk_mux: abe_dpll_sys_clk_mux@118 {
877 compatible = "ti,mux-clock";
878 clocks = <&sys_clkin1>, <&sys_clkin2>;
882 abe_dpll_bypass_clk_mux: abe_dpll_bypass_clk_mux@114 {
884 compatible = "ti,mux-clock";
885 clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
889 abe_dpll_clk_mux: abe_dpll_clk_mux@10c {
891 compatible = "ti,mux-clock";
892 clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
896 abe_24m_fclk: abe_24m_fclk@11c {
898 compatible = "ti,divider-clock";
899 clocks = <&dpll_abe_m2x2_ck>;
901 ti,dividers = <8>, <16>;
904 aess_fclk: aess_fclk@178 {
906 compatible = "ti,divider-clock";
912 abe_giclk_div: abe_giclk_div@174 {
914 compatible = "ti,divider-clock";
915 clocks = <&aess_fclk>;
920 abe_lp_clk_div: abe_lp_clk_div@1d8 {
922 compatible = "ti,divider-clock";
923 clocks = <&dpll_abe_m2x2_ck>;
925 ti,dividers = <16>, <32>;
928 abe_sys_clk_div: abe_sys_clk_div@120 {
930 compatible = "ti,divider-clock";
931 clocks = <&sys_clkin1>;
936 adc_gfclk_mux: adc_gfclk_mux@1dc {
938 compatible = "ti,mux-clock";
939 clocks = <&sys_clkin1>, <&sys_clkin2>, <&sys_32k_ck>;
943 sys_clk1_dclk_div: sys_clk1_dclk_div@1c8 {
945 compatible = "ti,divider-clock";
946 clocks = <&sys_clkin1>;
949 ti,index-power-of-two;
952 sys_clk2_dclk_div: sys_clk2_dclk_div@1cc {
954 compatible = "ti,divider-clock";
955 clocks = <&sys_clkin2>;
958 ti,index-power-of-two;
961 per_abe_x1_dclk_div: per_abe_x1_dclk_div@1bc {
963 compatible = "ti,divider-clock";
964 clocks = <&dpll_abe_m2_ck>;
967 ti,index-power-of-two;
970 dsp_gclk_div: dsp_gclk_div@18c {
972 compatible = "ti,divider-clock";
973 clocks = <&dpll_dsp_m2_ck>;
976 ti,index-power-of-two;
979 gpu_dclk: gpu_dclk@1a0 {
981 compatible = "ti,divider-clock";
982 clocks = <&dpll_gpu_m2_ck>;
985 ti,index-power-of-two;
988 emif_phy_dclk_div: emif_phy_dclk_div@190 {
990 compatible = "ti,divider-clock";
991 clocks = <&dpll_ddr_m2_ck>;
994 ti,index-power-of-two;
997 gmac_250m_dclk_div: gmac_250m_dclk_div@19c {
999 compatible = "ti,divider-clock";
1000 clocks = <&dpll_gmac_m2_ck>;
1003 ti,index-power-of-two;
1006 gmac_main_clk: gmac_main_clk {
1008 compatible = "fixed-factor-clock";
1009 clocks = <&gmac_250m_dclk_div>;
1014 l3init_480m_dclk_div: l3init_480m_dclk_div@1ac {
1016 compatible = "ti,divider-clock";
1017 clocks = <&dpll_usb_m2_ck>;
1020 ti,index-power-of-two;
1023 usb_otg_dclk_div: usb_otg_dclk_div@184 {
1025 compatible = "ti,divider-clock";
1026 clocks = <&usb_otg_clkin_ck>;
1029 ti,index-power-of-two;
1032 sata_dclk_div: sata_dclk_div@1c0 {
1034 compatible = "ti,divider-clock";
1035 clocks = <&sys_clkin1>;
1038 ti,index-power-of-two;
1041 pcie2_dclk_div: pcie2_dclk_div@1b8 {
1043 compatible = "ti,divider-clock";
1044 clocks = <&dpll_pcie_ref_m2_ck>;
1047 ti,index-power-of-two;
1050 pcie_dclk_div: pcie_dclk_div@1b4 {
1052 compatible = "ti,divider-clock";
1053 clocks = <&apll_pcie_m2_ck>;
1056 ti,index-power-of-two;
1059 emu_dclk_div: emu_dclk_div@194 {
1061 compatible = "ti,divider-clock";
1062 clocks = <&sys_clkin1>;
1065 ti,index-power-of-two;
1068 secure_32k_dclk_div: secure_32k_dclk_div@1c4 {
1070 compatible = "ti,divider-clock";
1071 clocks = <&secure_32k_clk_src_ck>;
1074 ti,index-power-of-two;
1077 clkoutmux0_clk_mux: clkoutmux0_clk_mux@158 {
1079 compatible = "ti,mux-clock";
1080 clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1084 clkoutmux1_clk_mux: clkoutmux1_clk_mux@15c {
1086 compatible = "ti,mux-clock";
1087 clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1091 clkoutmux2_clk_mux: clkoutmux2_clk_mux@160 {
1093 compatible = "ti,mux-clock";
1094 clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1098 custefuse_sys_gfclk_div: custefuse_sys_gfclk_div {
1100 compatible = "fixed-factor-clock";
1101 clocks = <&sys_clkin1>;
1106 eve_clk: eve_clk@180 {
1108 compatible = "ti,mux-clock";
1109 clocks = <&dpll_eve_m2_ck>, <&dpll_dsp_m3x2_ck>;
1113 hdmi_dpll_clk_mux: hdmi_dpll_clk_mux@164 {
1115 compatible = "ti,mux-clock";
1116 clocks = <&sys_clkin1>, <&sys_clkin2>;
1120 mlb_clk: mlb_clk@134 {
1122 compatible = "ti,divider-clock";
1123 clocks = <&mlb_clkin_ck>;
1126 ti,index-power-of-two;
1129 mlbp_clk: mlbp_clk@130 {
1131 compatible = "ti,divider-clock";
1132 clocks = <&mlbp_clkin_ck>;
1135 ti,index-power-of-two;
1138 per_abe_x1_gfclk2_div: per_abe_x1_gfclk2_div@138 {
1140 compatible = "ti,divider-clock";
1141 clocks = <&dpll_abe_m2_ck>;
1144 ti,index-power-of-two;
1147 timer_sys_clk_div: timer_sys_clk_div@144 {
1149 compatible = "ti,divider-clock";
1150 clocks = <&sys_clkin1>;
1155 video1_dpll_clk_mux: video1_dpll_clk_mux@168 {
1157 compatible = "ti,mux-clock";
1158 clocks = <&sys_clkin1>, <&sys_clkin2>;
1162 video2_dpll_clk_mux: video2_dpll_clk_mux@16c {
1164 compatible = "ti,mux-clock";
1165 clocks = <&sys_clkin1>, <&sys_clkin2>;
1169 wkupaon_iclk_mux: wkupaon_iclk_mux@108 {
1171 compatible = "ti,mux-clock";
1172 clocks = <&sys_clkin1>, <&abe_lp_clk_div>;
1176 gpio1_dbclk: gpio1_dbclk@1838 {
1178 compatible = "ti,gate-clock";
1179 clocks = <&sys_32k_ck>;
1184 dcan1_sys_clk_mux: dcan1_sys_clk_mux@1888 {
1186 compatible = "ti,mux-clock";
1187 clocks = <&sys_clkin1>, <&sys_clkin2>;
1188 ti,bit-shift = <24>;
1192 timer1_gfclk_mux: timer1_gfclk_mux@1840 {
1194 compatible = "ti,mux-clock";
1195 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
1196 ti,bit-shift = <24>;
1200 uart10_gfclk_mux: uart10_gfclk_mux@1880 {
1202 compatible = "ti,mux-clock";
1203 clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
1204 ti,bit-shift = <24>;
1209 dpll_pcie_ref_ck: dpll_pcie_ref_ck@200 {
1211 compatible = "ti,omap4-dpll-clock";
1212 clocks = <&sys_clkin1>, <&sys_clkin1>;
1213 reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>;
1216 dpll_pcie_ref_m2ldo_ck: dpll_pcie_ref_m2ldo_ck@210 {
1218 compatible = "ti,divider-clock";
1219 clocks = <&dpll_pcie_ref_ck>;
1221 ti,autoidle-shift = <8>;
1223 ti,index-starts-at-one;
1224 ti,invert-autoidle-bit;
1227 apll_pcie_in_clk_mux: apll_pcie_in_clk_mux@4ae06118 {
1228 compatible = "ti,mux-clock";
1229 clocks = <&dpll_pcie_ref_m2ldo_ck>, <&pciesref_acs_clk_ck>;
1235 apll_pcie_ck: apll_pcie_ck@21c {
1237 compatible = "ti,dra7-apll-clock";
1238 clocks = <&apll_pcie_in_clk_mux>, <&dpll_pcie_ref_ck>;
1239 reg = <0x021c>, <0x0220>;
1242 optfclk_pciephy1_32khz: optfclk_pciephy1_32khz@4a0093b0 {
1243 compatible = "ti,gate-clock";
1244 clocks = <&sys_32k_ck>;
1250 optfclk_pciephy2_32khz: optfclk_pciephy2_32khz@4a0093b8 {
1251 compatible = "ti,gate-clock";
1252 clocks = <&sys_32k_ck>;
1258 optfclk_pciephy_div: optfclk_pciephy_div@4a00821c {
1259 compatible = "ti,divider-clock";
1260 clocks = <&apll_pcie_ck>;
1263 ti,dividers = <2>, <1>;
1268 optfclk_pciephy1_clk: optfclk_pciephy1_clk@4a0093b0 {
1269 compatible = "ti,gate-clock";
1270 clocks = <&apll_pcie_ck>;
1276 optfclk_pciephy2_clk: optfclk_pciephy2_clk@4a0093b8 {
1277 compatible = "ti,gate-clock";
1278 clocks = <&apll_pcie_ck>;
1284 optfclk_pciephy1_div_clk: optfclk_pciephy1_div_clk@4a0093b0 {
1285 compatible = "ti,gate-clock";
1286 clocks = <&optfclk_pciephy_div>;
1289 ti,bit-shift = <10>;
1292 optfclk_pciephy2_div_clk: optfclk_pciephy2_div_clk@4a0093b8 {
1293 compatible = "ti,gate-clock";
1294 clocks = <&optfclk_pciephy_div>;
1297 ti,bit-shift = <10>;
1300 apll_pcie_clkvcoldo: apll_pcie_clkvcoldo {
1302 compatible = "fixed-factor-clock";
1303 clocks = <&apll_pcie_ck>;
1308 apll_pcie_clkvcoldo_div: apll_pcie_clkvcoldo_div {
1310 compatible = "fixed-factor-clock";
1311 clocks = <&apll_pcie_ck>;
1316 apll_pcie_m2_ck: apll_pcie_m2_ck {
1318 compatible = "fixed-factor-clock";
1319 clocks = <&apll_pcie_ck>;
1324 dpll_per_byp_mux: dpll_per_byp_mux@14c {
1326 compatible = "ti,mux-clock";
1327 clocks = <&sys_clkin1>, <&per_dpll_hs_clk_div>;
1328 ti,bit-shift = <23>;
1332 dpll_per_ck: dpll_per_ck@140 {
1334 compatible = "ti,omap4-dpll-clock";
1335 clocks = <&sys_clkin1>, <&dpll_per_byp_mux>;
1336 reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
1339 dpll_per_m2_ck: dpll_per_m2_ck@150 {
1341 compatible = "ti,divider-clock";
1342 clocks = <&dpll_per_ck>;
1344 ti,autoidle-shift = <8>;
1346 ti,index-starts-at-one;
1347 ti,invert-autoidle-bit;
1350 func_96m_aon_dclk_div: func_96m_aon_dclk_div {
1352 compatible = "fixed-factor-clock";
1353 clocks = <&dpll_per_m2_ck>;
1358 dpll_usb_byp_mux: dpll_usb_byp_mux@18c {
1360 compatible = "ti,mux-clock";
1361 clocks = <&sys_clkin1>, <&usb_dpll_hs_clk_div>;
1362 ti,bit-shift = <23>;
1366 dpll_usb_ck: dpll_usb_ck@180 {
1368 compatible = "ti,omap4-dpll-j-type-clock";
1369 clocks = <&sys_clkin1>, <&dpll_usb_byp_mux>;
1370 reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
1373 dpll_usb_m2_ck: dpll_usb_m2_ck@190 {
1375 compatible = "ti,divider-clock";
1376 clocks = <&dpll_usb_ck>;
1378 ti,autoidle-shift = <8>;
1380 ti,index-starts-at-one;
1381 ti,invert-autoidle-bit;
1384 dpll_pcie_ref_m2_ck: dpll_pcie_ref_m2_ck@210 {
1386 compatible = "ti,divider-clock";
1387 clocks = <&dpll_pcie_ref_ck>;
1389 ti,autoidle-shift = <8>;
1391 ti,index-starts-at-one;
1392 ti,invert-autoidle-bit;
1395 dpll_per_x2_ck: dpll_per_x2_ck {
1397 compatible = "ti,omap4-dpll-x2-clock";
1398 clocks = <&dpll_per_ck>;
1401 dpll_per_h11x2_ck: dpll_per_h11x2_ck@158 {
1403 compatible = "ti,divider-clock";
1404 clocks = <&dpll_per_x2_ck>;
1406 ti,autoidle-shift = <8>;
1408 ti,index-starts-at-one;
1409 ti,invert-autoidle-bit;
1412 dpll_per_h12x2_ck: dpll_per_h12x2_ck@15c {
1414 compatible = "ti,divider-clock";
1415 clocks = <&dpll_per_x2_ck>;
1417 ti,autoidle-shift = <8>;
1419 ti,index-starts-at-one;
1420 ti,invert-autoidle-bit;
1423 dpll_per_h13x2_ck: dpll_per_h13x2_ck@160 {
1425 compatible = "ti,divider-clock";
1426 clocks = <&dpll_per_x2_ck>;
1428 ti,autoidle-shift = <8>;
1430 ti,index-starts-at-one;
1431 ti,invert-autoidle-bit;
1434 dpll_per_h14x2_ck: dpll_per_h14x2_ck@164 {
1436 compatible = "ti,divider-clock";
1437 clocks = <&dpll_per_x2_ck>;
1439 ti,autoidle-shift = <8>;
1441 ti,index-starts-at-one;
1442 ti,invert-autoidle-bit;
1445 dpll_per_m2x2_ck: dpll_per_m2x2_ck@150 {
1447 compatible = "ti,divider-clock";
1448 clocks = <&dpll_per_x2_ck>;
1450 ti,autoidle-shift = <8>;
1452 ti,index-starts-at-one;
1453 ti,invert-autoidle-bit;
1456 dpll_usb_clkdcoldo: dpll_usb_clkdcoldo {
1458 compatible = "fixed-factor-clock";
1459 clocks = <&dpll_usb_ck>;
1464 func_128m_clk: func_128m_clk {
1466 compatible = "fixed-factor-clock";
1467 clocks = <&dpll_per_h11x2_ck>;
1472 func_12m_fclk: func_12m_fclk {
1474 compatible = "fixed-factor-clock";
1475 clocks = <&dpll_per_m2x2_ck>;
1480 func_24m_clk: func_24m_clk {
1482 compatible = "fixed-factor-clock";
1483 clocks = <&dpll_per_m2_ck>;
1488 func_48m_fclk: func_48m_fclk {
1490 compatible = "fixed-factor-clock";
1491 clocks = <&dpll_per_m2x2_ck>;
1496 func_96m_fclk: func_96m_fclk {
1498 compatible = "fixed-factor-clock";
1499 clocks = <&dpll_per_m2x2_ck>;
1504 l3init_60m_fclk: l3init_60m_fclk@104 {
1506 compatible = "ti,divider-clock";
1507 clocks = <&dpll_usb_m2_ck>;
1509 ti,dividers = <1>, <8>;
1512 clkout2_clk: clkout2_clk@6b0 {
1514 compatible = "ti,gate-clock";
1515 clocks = <&clkoutmux2_clk_mux>;
1520 l3init_960m_gfclk: l3init_960m_gfclk@6c0 {
1522 compatible = "ti,gate-clock";
1523 clocks = <&dpll_usb_clkdcoldo>;
1528 dss_32khz_clk: dss_32khz_clk@1120 {
1530 compatible = "ti,gate-clock";
1531 clocks = <&sys_32k_ck>;
1532 ti,bit-shift = <11>;
1536 dss_48mhz_clk: dss_48mhz_clk@1120 {
1538 compatible = "ti,gate-clock";
1539 clocks = <&func_48m_fclk>;
1544 dss_dss_clk: dss_dss_clk@1120 {
1546 compatible = "ti,gate-clock";
1547 clocks = <&dpll_per_h12x2_ck>;
1553 dss_hdmi_clk: dss_hdmi_clk@1120 {
1555 compatible = "ti,gate-clock";
1556 clocks = <&hdmi_dpll_clk_mux>;
1557 ti,bit-shift = <10>;
1561 dss_video1_clk: dss_video1_clk@1120 {
1563 compatible = "ti,gate-clock";
1564 clocks = <&video1_dpll_clk_mux>;
1565 ti,bit-shift = <12>;
1569 dss_video2_clk: dss_video2_clk@1120 {
1571 compatible = "ti,gate-clock";
1572 clocks = <&video2_dpll_clk_mux>;
1573 ti,bit-shift = <13>;
1577 gpio2_dbclk: gpio2_dbclk@1760 {
1579 compatible = "ti,gate-clock";
1580 clocks = <&sys_32k_ck>;
1585 gpio3_dbclk: gpio3_dbclk@1768 {
1587 compatible = "ti,gate-clock";
1588 clocks = <&sys_32k_ck>;
1593 gpio4_dbclk: gpio4_dbclk@1770 {
1595 compatible = "ti,gate-clock";
1596 clocks = <&sys_32k_ck>;
1601 gpio5_dbclk: gpio5_dbclk@1778 {
1603 compatible = "ti,gate-clock";
1604 clocks = <&sys_32k_ck>;
1609 gpio6_dbclk: gpio6_dbclk@1780 {
1611 compatible = "ti,gate-clock";
1612 clocks = <&sys_32k_ck>;
1617 gpio7_dbclk: gpio7_dbclk@1810 {
1619 compatible = "ti,gate-clock";
1620 clocks = <&sys_32k_ck>;
1625 gpio8_dbclk: gpio8_dbclk@1818 {
1627 compatible = "ti,gate-clock";
1628 clocks = <&sys_32k_ck>;
1633 mmc1_clk32k: mmc1_clk32k@1328 {
1635 compatible = "ti,gate-clock";
1636 clocks = <&sys_32k_ck>;
1641 mmc2_clk32k: mmc2_clk32k@1330 {
1643 compatible = "ti,gate-clock";
1644 clocks = <&sys_32k_ck>;
1649 mmc3_clk32k: mmc3_clk32k@1820 {
1651 compatible = "ti,gate-clock";
1652 clocks = <&sys_32k_ck>;
1657 mmc4_clk32k: mmc4_clk32k@1828 {
1659 compatible = "ti,gate-clock";
1660 clocks = <&sys_32k_ck>;
1665 sata_ref_clk: sata_ref_clk@1388 {
1667 compatible = "ti,gate-clock";
1668 clocks = <&sys_clkin1>;
1673 usb_otg_ss1_refclk960m: usb_otg_ss1_refclk960m@13f0 {
1675 compatible = "ti,gate-clock";
1676 clocks = <&l3init_960m_gfclk>;
1681 usb_otg_ss2_refclk960m: usb_otg_ss2_refclk960m@1340 {
1683 compatible = "ti,gate-clock";
1684 clocks = <&l3init_960m_gfclk>;
1689 usb_phy1_always_on_clk32k: usb_phy1_always_on_clk32k@640 {
1691 compatible = "ti,gate-clock";
1692 clocks = <&sys_32k_ck>;
1697 usb_phy2_always_on_clk32k: usb_phy2_always_on_clk32k@688 {
1699 compatible = "ti,gate-clock";
1700 clocks = <&sys_32k_ck>;
1705 usb_phy3_always_on_clk32k: usb_phy3_always_on_clk32k@698 {
1707 compatible = "ti,gate-clock";
1708 clocks = <&sys_32k_ck>;
1713 atl_dpll_clk_mux: atl_dpll_clk_mux@c00 {
1715 compatible = "ti,mux-clock";
1716 clocks = <&sys_32k_ck>, <&video1_clkin_ck>, <&video2_clkin_ck>, <&hdmi_clkin_ck>;
1717 ti,bit-shift = <24>;
1721 atl_gfclk_mux: atl_gfclk_mux@c00 {
1723 compatible = "ti,mux-clock";
1724 clocks = <&l3_iclk_div>, <&dpll_abe_m2_ck>, <&atl_dpll_clk_mux>;
1725 ti,bit-shift = <26>;
1729 rmii_50mhz_clk_mux: rmii_50mhz_clk_mux@13d0 {
1731 compatible = "ti,mux-clock";
1732 clocks = <&dpll_gmac_h11x2_ck>, <&rmii_clk_ck>;
1733 ti,bit-shift = <24>;
1737 gmac_rft_clk_mux: gmac_rft_clk_mux@13d0 {
1739 compatible = "ti,mux-clock";
1740 clocks = <&video1_clkin_ck>, <&video2_clkin_ck>, <&dpll_abe_m2_ck>, <&hdmi_clkin_ck>, <&l3_iclk_div>;
1741 ti,bit-shift = <25>;
1745 gpu_core_gclk_mux: gpu_core_gclk_mux@1220 {
1747 compatible = "ti,mux-clock";
1748 clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
1749 ti,bit-shift = <24>;
1753 gpu_hyd_gclk_mux: gpu_hyd_gclk_mux@1220 {
1755 compatible = "ti,mux-clock";
1756 clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
1757 ti,bit-shift = <26>;
1761 l3instr_ts_gclk_div: l3instr_ts_gclk_div@e50 {
1763 compatible = "ti,divider-clock";
1764 clocks = <&wkupaon_iclk_mux>;
1765 ti,bit-shift = <24>;
1767 ti,dividers = <8>, <16>, <32>;
1770 mcasp2_ahclkr_mux: mcasp2_ahclkr_mux@1860 {
1772 compatible = "ti,mux-clock";
1773 clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1774 ti,bit-shift = <28>;
1778 mcasp2_ahclkx_mux: mcasp2_ahclkx_mux@1860 {
1780 compatible = "ti,mux-clock";
1781 clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1782 ti,bit-shift = <24>;
1786 mcasp2_aux_gfclk_mux: mcasp2_aux_gfclk_mux@1860 {
1788 compatible = "ti,mux-clock";
1789 clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
1790 ti,bit-shift = <22>;
1794 mcasp3_ahclkx_mux: mcasp3_ahclkx_mux@1868 {
1796 compatible = "ti,mux-clock";
1797 clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1798 ti,bit-shift = <24>;
1802 mcasp3_aux_gfclk_mux: mcasp3_aux_gfclk_mux@1868 {
1804 compatible = "ti,mux-clock";
1805 clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
1806 ti,bit-shift = <22>;
1810 mcasp4_ahclkx_mux: mcasp4_ahclkx_mux@1898 {
1812 compatible = "ti,mux-clock";
1813 clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1814 ti,bit-shift = <24>;
1818 mcasp4_aux_gfclk_mux: mcasp4_aux_gfclk_mux@1898 {
1820 compatible = "ti,mux-clock";
1821 clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
1822 ti,bit-shift = <22>;
1826 mcasp5_ahclkx_mux: mcasp5_ahclkx_mux@1878 {
1828 compatible = "ti,mux-clock";
1829 clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1830 ti,bit-shift = <24>;
1834 mcasp5_aux_gfclk_mux: mcasp5_aux_gfclk_mux@1878 {
1836 compatible = "ti,mux-clock";
1837 clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
1838 ti,bit-shift = <22>;
1842 mcasp6_ahclkx_mux: mcasp6_ahclkx_mux@1904 {
1844 compatible = "ti,mux-clock";
1845 clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1846 ti,bit-shift = <24>;
1850 mcasp6_aux_gfclk_mux: mcasp6_aux_gfclk_mux@1904 {
1852 compatible = "ti,mux-clock";
1853 clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
1854 ti,bit-shift = <22>;
1858 mcasp7_ahclkx_mux: mcasp7_ahclkx_mux@1908 {
1860 compatible = "ti,mux-clock";
1861 clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1862 ti,bit-shift = <24>;
1866 mcasp7_aux_gfclk_mux: mcasp7_aux_gfclk_mux@1908 {
1868 compatible = "ti,mux-clock";
1869 clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
1870 ti,bit-shift = <22>;
1874 mcasp8_ahclkx_mux: mcasp8_ahclkx_mux@1890 {
1876 compatible = "ti,mux-clock";
1877 clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1878 ti,bit-shift = <22>;
1882 mcasp8_aux_gfclk_mux: mcasp8_aux_gfclk_mux@1890 {
1884 compatible = "ti,mux-clock";
1885 clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
1886 ti,bit-shift = <24>;
1890 mmc1_fclk_mux: mmc1_fclk_mux@1328 {
1892 compatible = "ti,mux-clock";
1893 clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
1894 ti,bit-shift = <24>;
1898 mmc1_fclk_div: mmc1_fclk_div@1328 {
1900 compatible = "ti,divider-clock";
1901 clocks = <&mmc1_fclk_mux>;
1902 ti,bit-shift = <25>;
1905 ti,index-power-of-two;
1908 mmc2_fclk_mux: mmc2_fclk_mux@1330 {
1910 compatible = "ti,mux-clock";
1911 clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
1912 ti,bit-shift = <24>;
1916 mmc2_fclk_div: mmc2_fclk_div@1330 {
1918 compatible = "ti,divider-clock";
1919 clocks = <&mmc2_fclk_mux>;
1920 ti,bit-shift = <25>;
1923 ti,index-power-of-two;
1926 mmc3_gfclk_mux: mmc3_gfclk_mux@1820 {
1928 compatible = "ti,mux-clock";
1929 clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
1930 ti,bit-shift = <24>;
1934 mmc3_gfclk_div: mmc3_gfclk_div@1820 {
1936 compatible = "ti,divider-clock";
1937 clocks = <&mmc3_gfclk_mux>;
1938 ti,bit-shift = <25>;
1941 ti,index-power-of-two;
1944 mmc4_gfclk_mux: mmc4_gfclk_mux@1828 {
1946 compatible = "ti,mux-clock";
1947 clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
1948 ti,bit-shift = <24>;
1952 mmc4_gfclk_div: mmc4_gfclk_div@1828 {
1954 compatible = "ti,divider-clock";
1955 clocks = <&mmc4_gfclk_mux>;
1956 ti,bit-shift = <25>;
1959 ti,index-power-of-two;
1962 qspi_gfclk_mux: qspi_gfclk_mux@1838 {
1964 compatible = "ti,mux-clock";
1965 clocks = <&func_128m_clk>, <&dpll_per_h13x2_ck>;
1966 ti,bit-shift = <24>;
1970 qspi_gfclk_div: qspi_gfclk_div@1838 {
1972 compatible = "ti,divider-clock";
1973 clocks = <&qspi_gfclk_mux>;
1974 ti,bit-shift = <25>;
1977 ti,index-power-of-two;
1980 timer10_gfclk_mux: timer10_gfclk_mux@1728 {
1982 compatible = "ti,mux-clock";
1983 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
1984 ti,bit-shift = <24>;
1988 timer11_gfclk_mux: timer11_gfclk_mux@1730 {
1990 compatible = "ti,mux-clock";
1991 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
1992 ti,bit-shift = <24>;
1996 timer13_gfclk_mux: timer13_gfclk_mux@17c8 {
1998 compatible = "ti,mux-clock";
1999 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
2000 ti,bit-shift = <24>;
2004 timer14_gfclk_mux: timer14_gfclk_mux@17d0 {
2006 compatible = "ti,mux-clock";
2007 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
2008 ti,bit-shift = <24>;
2012 timer15_gfclk_mux: timer15_gfclk_mux@17d8 {
2014 compatible = "ti,mux-clock";
2015 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
2016 ti,bit-shift = <24>;
2020 timer16_gfclk_mux: timer16_gfclk_mux@1830 {
2022 compatible = "ti,mux-clock";
2023 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
2024 ti,bit-shift = <24>;
2028 timer2_gfclk_mux: timer2_gfclk_mux@1738 {
2030 compatible = "ti,mux-clock";
2031 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
2032 ti,bit-shift = <24>;
2036 timer3_gfclk_mux: timer3_gfclk_mux@1740 {
2038 compatible = "ti,mux-clock";
2039 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
2040 ti,bit-shift = <24>;
2044 timer4_gfclk_mux: timer4_gfclk_mux@1748 {
2046 compatible = "ti,mux-clock";
2047 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
2048 ti,bit-shift = <24>;
2052 timer9_gfclk_mux: timer9_gfclk_mux@1750 {
2054 compatible = "ti,mux-clock";
2055 clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
2056 ti,bit-shift = <24>;
2060 uart1_gfclk_mux: uart1_gfclk_mux@1840 {
2062 compatible = "ti,mux-clock";
2063 clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
2064 ti,bit-shift = <24>;
2068 uart2_gfclk_mux: uart2_gfclk_mux@1848 {
2070 compatible = "ti,mux-clock";
2071 clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
2072 ti,bit-shift = <24>;
2076 uart3_gfclk_mux: uart3_gfclk_mux@1850 {
2078 compatible = "ti,mux-clock";
2079 clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
2080 ti,bit-shift = <24>;
2084 uart4_gfclk_mux: uart4_gfclk_mux@1858 {
2086 compatible = "ti,mux-clock";
2087 clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
2088 ti,bit-shift = <24>;
2092 uart5_gfclk_mux: uart5_gfclk_mux@1870 {
2094 compatible = "ti,mux-clock";
2095 clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
2096 ti,bit-shift = <24>;
2100 uart7_gfclk_mux: uart7_gfclk_mux@18d0 {
2102 compatible = "ti,mux-clock";
2103 clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
2104 ti,bit-shift = <24>;
2108 uart8_gfclk_mux: uart8_gfclk_mux@18e0 {
2110 compatible = "ti,mux-clock";
2111 clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
2112 ti,bit-shift = <24>;
2116 uart9_gfclk_mux: uart9_gfclk_mux@18e8 {
2118 compatible = "ti,mux-clock";
2119 clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
2120 ti,bit-shift = <24>;
2124 vip1_gclk_mux: vip1_gclk_mux@1020 {
2126 compatible = "ti,mux-clock";
2127 clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
2128 ti,bit-shift = <24>;
2132 vip2_gclk_mux: vip2_gclk_mux@1028 {
2134 compatible = "ti,mux-clock";
2135 clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
2136 ti,bit-shift = <24>;
2140 vip3_gclk_mux: vip3_gclk_mux@1030 {
2142 compatible = "ti,mux-clock";
2143 clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
2144 ti,bit-shift = <24>;
2149 &cm_core_clockdomains {
2150 coreaon_clkdm: coreaon_clkdm {
2151 compatible = "ti,clockdomain";
2152 clocks = <&dpll_usb_ck>;
2157 dss_deshdcp_clk: dss_deshdcp_clk@558 {
2159 compatible = "ti,gate-clock";
2160 clocks = <&l3_iclk_div>;
2165 ehrpwm0_tbclk: ehrpwm0_tbclk@558 {
2167 compatible = "ti,gate-clock";
2168 clocks = <&l4_root_clk_div>;
2169 ti,bit-shift = <20>;
2173 ehrpwm1_tbclk: ehrpwm1_tbclk@558 {
2175 compatible = "ti,gate-clock";
2176 clocks = <&l4_root_clk_div>;
2177 ti,bit-shift = <21>;
2181 ehrpwm2_tbclk: ehrpwm2_tbclk@558 {
2183 compatible = "ti,gate-clock";
2184 clocks = <&l4_root_clk_div>;
2185 ti,bit-shift = <22>;
2189 sys_32k_ck: sys_32k_ck {
2191 compatible = "ti,mux-clock";
2192 clocks = <&sys_clk32_crystal_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>;