2 * Freescale ls1021a SOC common device tree source
4 * Copyright 2013-2015 Freescale Semiconductor, Inc.
6 * SPDX-License-Identifier: GPL-2.0+
9 #include "skeleton.dtsi"
10 #include <dt-bindings/interrupt-controller/arm-gic.h>
13 compatible = "fsl,ls1021a";
14 interrupt-parent = <&gic>;
31 compatible = "arm,cortex-a7";
34 clocks = <&cluster1_clk>;
38 compatible = "arm,cortex-a7";
41 clocks = <&cluster1_clk>;
46 compatible = "arm,armv7-timer";
47 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
48 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
49 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
50 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
54 compatible = "arm,cortex-a7-pmu";
55 interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
56 <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
60 compatible = "simple-bus";
64 interrupt-parent = <&gic>;
67 gic: interrupt-controller@1400000 {
68 compatible = "arm,cortex-a7-gic";
69 #interrupt-cells = <3>;
71 reg = <0x1401000 0x1000>,
75 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
80 compatible = "fsl,ifc", "simple-bus";
81 reg = <0x1530000 0x10000>;
82 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
86 compatible = "fsl,ls1021a-dcfg", "syscon";
87 reg = <0x1ee0000 0x10000>;
91 esdhc: esdhc@1560000 {
92 compatible = "fsl,esdhc";
93 reg = <0x1560000 0x10000>;
94 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
95 clock-frequency = <0>;
96 voltage-ranges = <1800 1800 3300 3300>;
104 compatible = "fsl,ls1021a-scfg", "syscon";
105 reg = <0x1570000 0x10000>;
109 clockgen: clocking@1ee1000 {
110 #address-cells = <1>;
112 ranges = <0x0 0x1ee1000 0x10000>;
115 compatible = "fixed-clock";
117 clock-output-names = "sysclk";
121 compatible = "fsl,qoriq-core-pll-2.0";
125 clock-output-names = "cga-pll1", "cga-pll1-div2",
129 platform_clk: pll@c00 {
130 compatible = "fsl,qoriq-core-pll-2.0";
134 clock-output-names = "platform-clk", "platform-clk-div2";
137 cluster1_clk: clk0c0@0 {
138 compatible = "fsl,qoriq-core-mux-2.0";
141 clock-names = "pll1cga", "pll1cga-div2", "pll1cga-div4";
142 clocks = <&cga_pll1 0>, <&cga_pll1 1>, <&cga_pll1 2>;
143 clock-output-names = "cluster1-clk";
147 dspi0: dspi@2100000 {
148 compatible = "fsl,vf610-dspi";
149 #address-cells = <1>;
151 reg = <0x2100000 0x10000>;
152 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
153 clock-names = "dspi";
154 clocks = <&platform_clk 1>;
160 dspi1: dspi@2110000 {
161 compatible = "fsl,vf610-dspi";
162 #address-cells = <1>;
164 reg = <0x2110000 0x10000>;
165 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
166 clock-names = "dspi";
167 clocks = <&platform_clk 1>;
173 qspi: quadspi@1550000 {
174 compatible = "fsl,vf610-qspi";
175 #address-cells = <1>;
177 reg = <0x1550000 0x10000>,
178 <0x40000000 0x4000000>;
185 compatible = "fsl,vf610-i2c";
186 #address-cells = <1>;
188 reg = <0x2180000 0x10000>;
189 interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
191 clocks = <&platform_clk 1>;
196 compatible = "fsl,vf610-i2c";
197 #address-cells = <1>;
199 reg = <0x2190000 0x10000>;
200 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
202 clocks = <&platform_clk 1>;
207 compatible = "fsl,vf610-i2c";
208 #address-cells = <1>;
210 reg = <0x21a0000 0x10000>;
211 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
213 clocks = <&platform_clk 1>;
217 uart0: serial@21c0500 {
218 compatible = "fsl,16550-FIFO64", "ns16550a";
219 reg = <0x21c0500 0x100>;
220 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
225 uart1: serial@21c0600 {
226 compatible = "fsl,16550-FIFO64", "ns16550a";
227 reg = <0x21c0600 0x100>;
228 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
233 uart2: serial@21d0500 {
234 compatible = "fsl,16550-FIFO64", "ns16550a";
235 reg = <0x21d0500 0x100>;
236 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
241 uart3: serial@21d0600 {
242 compatible = "fsl,16550-FIFO64", "ns16550a";
243 reg = <0x21d0600 0x100>;
244 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
249 lpuart0: serial@2950000 {
250 compatible = "fsl,ls1021a-lpuart";
251 reg = <0x2950000 0x1000>;
252 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
258 lpuart1: serial@2960000 {
259 compatible = "fsl,ls1021a-lpuart";
260 reg = <0x2960000 0x1000>;
261 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
262 clocks = <&platform_clk 1>;
267 lpuart2: serial@2970000 {
268 compatible = "fsl,ls1021a-lpuart";
269 reg = <0x2970000 0x1000>;
270 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
271 clocks = <&platform_clk 1>;
276 lpuart3: serial@2980000 {
277 compatible = "fsl,ls1021a-lpuart";
278 reg = <0x2980000 0x1000>;
279 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
280 clocks = <&platform_clk 1>;
285 lpuart4: serial@2990000 {
286 compatible = "fsl,ls1021a-lpuart";
287 reg = <0x2990000 0x1000>;
288 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
289 clocks = <&platform_clk 1>;
294 lpuart5: serial@29a0000 {
295 compatible = "fsl,ls1021a-lpuart";
296 reg = <0x29a0000 0x1000>;
297 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
298 clocks = <&platform_clk 1>;
303 wdog0: watchdog@2ad0000 {
304 compatible = "fsl,imx21-wdt";
305 reg = <0x2ad0000 0x10000>;
306 interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
307 clocks = <&platform_clk 1>;
308 clock-names = "wdog-en";
313 compatible = "fsl,vf610-sai";
314 reg = <0x2b50000 0x10000>;
315 interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
316 clocks = <&platform_clk 1>;
318 dma-names = "tx", "rx";
319 dmas = <&edma0 1 47>,
326 compatible = "fsl,vf610-sai";
327 reg = <0x2b60000 0x10000>;
328 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
329 clocks = <&platform_clk 1>;
331 dma-names = "tx", "rx";
332 dmas = <&edma0 1 45>,
338 edma0: edma@2c00000 {
340 compatible = "fsl,vf610-edma";
341 reg = <0x2c00000 0x10000>,
344 interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
345 <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
346 interrupt-names = "edma-tx", "edma-err";
349 clock-names = "dmamux0", "dmamux1";
350 clocks = <&platform_clk 1>,
354 mdio0: mdio@2d24000 {
355 compatible = "gianfar";
356 device_type = "mdio";
357 #address-cells = <1>;
359 reg = <0x2d24000 0x4000>;
363 compatible = "fsl-usb2-dr-v2.5", "fsl-usb2-dr";
364 reg = <0x8600000 0x1000>;
365 interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>;
371 compatible = "snps,dwc3";
372 reg = <0x3100000 0x10000>;
373 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;