2 * Copyright (c) 2017 Fuzhou Rockchip Electronics Co., Ltd.
4 * SPDX-License-Identifier: GPL-2.0+
8 #include <dt-bindings/pwm/pwm.h>
9 #include <dt-bindings/pinctrl/rockchip.h>
10 #include "rk3399.dtsi"
11 #include "rk3399-sdram-ddr3-1333.dtsi"
14 model = "Firefly-RK3399 Board";
15 compatible = "firefly,firefly-rk3399", "rockchip,rk3399";
21 backlight: backlight {
22 compatible = "pwm-backlight";
23 enable-gpios = <&gpio1 RK_PB5 GPIO_ACTIVE_HIGH>;
24 pwms = <&pwm0 0 25000 0>;
28 16 17 18 19 20 21 22 23
29 24 25 26 27 28 29 30 31
30 32 33 34 35 36 37 38 39
31 40 41 42 43 44 45 46 47
32 48 49 50 51 52 53 54 55
33 56 57 58 59 60 61 62 63
34 64 65 66 67 68 69 70 71
35 72 73 74 75 76 77 78 79
36 80 81 82 83 84 85 86 87
37 88 89 90 91 92 93 94 95
38 96 97 98 99 100 101 102 103
39 104 105 106 107 108 109 110 111
40 112 113 114 115 116 117 118 119
41 120 121 122 123 124 125 126 127
42 128 129 130 131 132 133 134 135
43 136 137 138 139 140 141 142 143
44 144 145 146 147 148 149 150 151
45 152 153 154 155 156 157 158 159
46 160 161 162 163 164 165 166 167
47 168 169 170 171 172 173 174 175
48 176 177 178 179 180 181 182 183
49 184 185 186 187 188 189 190 191
50 192 193 194 195 196 197 198 199
51 200 201 202 203 204 205 206 207
52 208 209 210 211 212 213 214 215
53 216 217 218 219 220 221 222 223
54 224 225 226 227 228 229 230 231
55 232 233 234 235 236 237 238 239
56 240 241 242 243 244 245 246 247
57 248 249 250 251 252 253 254 255>;
58 default-brightness-level = <200>;
61 clkin_gmac: external-gmac-clock {
62 compatible = "fixed-clock";
63 clock-frequency = <125000000>;
64 clock-output-names = "clkin_gmac";
69 compatible = "simple-audio-card";
70 simple-audio-card,name = "rockchip,rt5640-codec";
71 simple-audio-card,format = "i2s";
72 simple-audio-card,mclk-fs = <256>;
73 simple-audio-card,widgets =
74 "Microphone", "Mic Jack",
75 "Headphone", "Headphone Jack";
76 simple-audio-card,routing =
77 "Mic Jack", "MICBIAS1",
79 "Headphone Jack", "HPOL",
80 "Headphone Jack", "HPOR";
82 simple-audio-card,cpu {
86 simple-audio-card,codec {
87 sound-dai = <&rt5640>;
91 sdio_pwrseq: sdio-pwrseq {
92 compatible = "mmc-pwrseq-simple";
94 clock-names = "ext_clock";
95 pinctrl-names = "default";
96 pinctrl-0 = <&wifi_enable_h>;
99 * On the module itself this is one of these (depending
100 * on the actual card populated):
101 * - SDIO_RESET_L_WL_REG_ON
102 * - PDN (power down when low)
104 reset-gpios = <&gpio0 RK_PB2 GPIO_ACTIVE_LOW>;
107 vcc3v3_pcie: vcc3v3-pcie-regulator {
108 compatible = "regulator-fixed";
110 gpio = <&gpio1 RK_PC1 GPIO_ACTIVE_HIGH>;
111 pinctrl-names = "default";
112 pinctrl-0 = <&pcie_drv>;
113 regulator-name = "vcc3v3_pcie";
118 vcc3v3_sys: vcc3v3-sys {
119 compatible = "regulator-fixed";
120 regulator-name = "vcc3v3_sys";
123 regulator-min-microvolt = <3300000>;
124 regulator-max-microvolt = <3300000>;
127 vcc5v0_host: vcc5v0-host-regulator {
128 compatible = "regulator-fixed";
130 gpio = <&gpio1 RK_PA0 GPIO_ACTIVE_HIGH>;
131 pinctrl-names = "default";
132 pinctrl-0 = <&host_vbus_drv>;
133 regulator-name = "vcc5v0_host";
137 vcc5v0_sys: vcc5v0-sys {
138 compatible = "regulator-fixed";
139 regulator-name = "vcc5v0_sys";
142 regulator-min-microvolt = <5000000>;
143 regulator-max-microvolt = <5000000>;
146 vcc_phy: vcc-phy-regulator {
147 compatible = "regulator-fixed";
148 regulator-name = "vcc_phy";
154 compatible = "pwm-regulator";
155 pwms = <&pwm2 0 25000 1>;
156 regulator-name = "vdd_log";
159 regulator-min-microvolt = <800000>;
160 regulator-max-microvolt = <1400000>;
163 vccadc_ref: vccadc-ref {
164 compatible = "regulator-fixed";
165 regulator-name = "vcc1v8_sys";
168 regulator-min-microvolt = <1800000>;
169 regulator-max-microvolt = <1800000>;
174 cpu-supply = <&vdd_cpu_l>;
178 cpu-supply = <&vdd_cpu_l>;
182 cpu-supply = <&vdd_cpu_l>;
186 cpu-supply = <&vdd_cpu_l>;
190 cpu-supply = <&vdd_cpu_b>;
194 cpu-supply = <&vdd_cpu_b>;
202 assigned-clocks = <&cru SCLK_RMII_SRC>;
203 assigned-clock-parents = <&clkin_gmac>;
204 clock_in_out = "input";
205 phy-supply = <&vcc_phy>;
207 pinctrl-names = "default";
208 pinctrl-0 = <&rgmii_pins>;
209 snps,reset-gpio = <&gpio3 RK_PB7 GPIO_ACTIVE_LOW>;
210 snps,reset-active-low;
211 snps,reset-delays-us = <0 10000 50000>;
218 clock-frequency = <400000>;
219 i2c-scl-rising-time-ns = <168>;
220 i2c-scl-falling-time-ns = <4>;
224 compatible = "rockchip,rk808";
226 interrupt-parent = <&gpio1>;
227 interrupts = <21 IRQ_TYPE_LEVEL_LOW>;
229 clock-output-names = "xin32k", "rk808-clkout2";
230 pinctrl-names = "default";
231 pinctrl-0 = <&pmic_int_l>;
232 rockchip,system-power-controller;
235 vcc1-supply = <&vcc3v3_sys>;
236 vcc2-supply = <&vcc3v3_sys>;
237 vcc3-supply = <&vcc3v3_sys>;
238 vcc4-supply = <&vcc3v3_sys>;
239 vcc6-supply = <&vcc3v3_sys>;
240 vcc7-supply = <&vcc3v3_sys>;
241 vcc8-supply = <&vcc3v3_sys>;
242 vcc9-supply = <&vcc3v3_sys>;
243 vcc10-supply = <&vcc3v3_sys>;
244 vcc11-supply = <&vcc3v3_sys>;
245 vcc12-supply = <&vcc3v3_sys>;
246 vddio-supply = <&vcc1v8_pmu>;
249 vdd_center: DCDC_REG1 {
250 regulator-name = "vdd_center";
253 regulator-min-microvolt = <750000>;
254 regulator-max-microvolt = <1350000>;
255 regulator-ramp-delay = <6001>;
256 regulator-state-mem {
257 regulator-off-in-suspend;
261 vdd_cpu_l: DCDC_REG2 {
262 regulator-name = "vdd_cpu_l";
265 regulator-min-microvolt = <750000>;
266 regulator-max-microvolt = <1350000>;
267 regulator-ramp-delay = <6001>;
268 regulator-state-mem {
269 regulator-off-in-suspend;
274 regulator-name = "vcc_ddr";
277 regulator-state-mem {
278 regulator-on-in-suspend;
283 regulator-name = "vcc_1v8";
286 regulator-min-microvolt = <1800000>;
287 regulator-max-microvolt = <1800000>;
288 regulator-state-mem {
289 regulator-on-in-suspend;
290 regulator-suspend-microvolt = <1800000>;
294 vcc1v8_dvp: LDO_REG1 {
295 regulator-name = "vcc1v8_dvp";
298 regulator-min-microvolt = <1800000>;
299 regulator-max-microvolt = <1800000>;
300 regulator-state-mem {
301 regulator-off-in-suspend;
305 vcc3v0_tp: LDO_REG2 {
306 regulator-name = "vcc3v0_tp";
309 regulator-min-microvolt = <3000000>;
310 regulator-max-microvolt = <3000000>;
311 regulator-state-mem {
312 regulator-off-in-suspend;
316 vcc1v8_pmu: LDO_REG3 {
317 regulator-name = "vcc1v8_pmu";
320 regulator-min-microvolt = <1800000>;
321 regulator-max-microvolt = <1800000>;
322 regulator-state-mem {
323 regulator-on-in-suspend;
324 regulator-suspend-microvolt = <1800000>;
329 regulator-name = "vcc_sd";
332 regulator-min-microvolt = <1800000>;
333 regulator-max-microvolt = <3300000>;
334 regulator-state-mem {
335 regulator-on-in-suspend;
336 regulator-suspend-microvolt = <3300000>;
340 vcca3v0_codec: LDO_REG5 {
341 regulator-name = "vcca3v0_codec";
344 regulator-min-microvolt = <3000000>;
345 regulator-max-microvolt = <3000000>;
346 regulator-state-mem {
347 regulator-off-in-suspend;
352 regulator-name = "vcc_1v5";
355 regulator-min-microvolt = <1500000>;
356 regulator-max-microvolt = <1500000>;
357 regulator-state-mem {
358 regulator-on-in-suspend;
359 regulator-suspend-microvolt = <1500000>;
363 vcca1v8_codec: LDO_REG7 {
364 regulator-name = "vcca1v8_codec";
367 regulator-min-microvolt = <1800000>;
368 regulator-max-microvolt = <1800000>;
369 regulator-state-mem {
370 regulator-off-in-suspend;
375 regulator-name = "vcc_3v0";
378 regulator-min-microvolt = <3000000>;
379 regulator-max-microvolt = <3000000>;
380 regulator-state-mem {
381 regulator-on-in-suspend;
382 regulator-suspend-microvolt = <3000000>;
386 vcc3v3_s3: SWITCH_REG1 {
387 regulator-name = "vcc3v3_s3";
390 regulator-state-mem {
391 regulator-off-in-suspend;
395 vcc3v3_s0: SWITCH_REG2 {
396 regulator-name = "vcc3v3_s0";
399 regulator-state-mem {
400 regulator-off-in-suspend;
406 vdd_cpu_b: regulator@40 {
407 compatible = "silergy,syr827";
409 fcs,suspend-voltage-selector = <0>;
410 regulator-name = "vdd_cpu_b";
411 regulator-min-microvolt = <712500>;
412 regulator-max-microvolt = <1500000>;
413 regulator-ramp-delay = <1000>;
416 vin-supply = <&vcc5v0_sys>;
418 regulator-state-mem {
419 regulator-off-in-suspend;
423 vdd_gpu: regulator@41 {
424 compatible = "silergy,syr828";
426 fcs,suspend-voltage-selector = <1>;
427 regulator-name = "vdd_gpu";
428 regulator-min-microvolt = <712500>;
429 regulator-max-microvolt = <1500000>;
430 regulator-ramp-delay = <1000>;
433 vin-supply = <&vcc5v0_sys>;
435 regulator-state-mem {
436 regulator-off-in-suspend;
442 i2c-scl-rising-time-ns = <300>;
443 i2c-scl-falling-time-ns = <15>;
447 compatible = "realtek,rt5640";
449 clocks = <&cru SCLK_I2S_8CH_OUT>;
450 clock-names = "mclk";
451 realtek,in1-differential;
452 #sound-dai-cells = <0>;
453 pinctrl-names = "default";
454 pinctrl-0 = <&rt5640_hpcon>;
459 i2c-scl-rising-time-ns = <450>;
460 i2c-scl-falling-time-ns = <15>;
465 i2c-scl-rising-time-ns = <600>;
466 i2c-scl-falling-time-ns = <20>;
470 compatible = "invensense,mpu6500";
472 interrupt-parent = <&gpio1>;
473 interrupts = <RK_PC6 IRQ_TYPE_EDGE_RISING>;
478 rockchip,playback-channels = <8>;
479 rockchip,capture-channels = <8>;
480 #sound-dai-cells = <0>;
485 rockchip,playback-channels = <2>;
486 rockchip,capture-channels = <2>;
487 #sound-dai-cells = <0>;
492 #sound-dai-cells = <0>;
499 bt656-supply = <&vcc1v8_dvp>;
500 audio-supply = <&vcca1v8_codec>;
501 sdmmc-supply = <&vcc_sd>;
502 gpio1830-supply = <&vcc_3v0>;
510 ep-gpios = <&gpio4 RK_PD1 GPIO_ACTIVE_HIGH>;
512 pinctrl-names = "default";
513 pinctrl-0 = <&pcie_clkreqn>;
518 pmu1830-supply = <&vcc_3v0>;
525 rockchip,pins = <0 RK_PA5 RK_FUNC_GPIO &pcfg_pull_up>;
530 lcd_panel_reset: lcd-panel-reset {
531 rockchip,pins = <4 RK_PD6 RK_FUNC_GPIO &pcfg_pull_up>;
537 rockchip,pins = <1 RK_PC1 RK_FUNC_GPIO &pcfg_pull_none>;
540 pcie_3g_drv: pcie-3g-drv {
541 rockchip,pins = <0 RK_PA2 RK_FUNC_GPIO &pcfg_pull_up>;
546 vsel1_gpio: vsel1-gpio {
547 rockchip,pins = <1 RK_PC2 RK_FUNC_GPIO &pcfg_pull_down>;
550 vsel2_gpio: vsel2-gpio {
551 rockchip,pins = <1 RK_PB6 RK_FUNC_GPIO &pcfg_pull_down>;
556 wifi_enable_h: wifi-enable-h {
557 rockchip,pins = <0 RK_PB2 RK_FUNC_GPIO &pcfg_pull_none>;
562 rt5640_hpcon: rt5640-hpcon {
563 rockchip,pins = <4 RK_PC5 RK_FUNC_GPIO &pcfg_pull_none>;
568 pmic_int_l: pmic-int-l {
569 rockchip,pins = <1 RK_PC5 RK_FUNC_GPIO &pcfg_pull_up>;
574 host_vbus_drv: host-vbus-drv {
575 rockchip,pins = <1 RK_PA0 RK_FUNC_GPIO &pcfg_pull_none>;
589 vref-supply = <&vccadc_ref>;
595 keep-power-in-suspend;
597 mmc-hs400-enhanced-strobe;
603 /* tshut mode 0:CRU 1:GPIO */
604 rockchip,hw-tshut-mode = <1>;
605 /* tshut polarity 0:LOW 1:HIGH */
606 rockchip,hw-tshut-polarity = <1>;
613 u2phy0_otg: otg-port {
617 u2phy0_host: host-port {
618 phy-supply = <&vcc5v0_host>;
626 u2phy1_otg: otg-port {
630 u2phy1_host: host-port {
631 phy-supply = <&vcc5v0_host>;
637 pinctrl-names = "default";
638 pinctrl-0 = <&uart0_xfer &uart0_cts>;