3 #include "tegra30.dtsi"
6 model = "Toradex Apalis T30";
7 compatible = "toradex,apalis_t30", "nvidia,tegra30";
14 i2c0 = "/i2c@7000d000";
15 i2c1 = "/i2c@7000c000";
16 i2c2 = "/i2c@7000c500";
17 i2c3 = "/i2c@7000c700";
18 sdhci0 = "/sdhci@78000600";
19 sdhci1 = "/sdhci@78000400";
20 sdhci2 = "/sdhci@78000000";
21 spi0 = "/spi@7000d400";
22 spi1 = "/spi@7000dc00";
23 spi2 = "/spi@7000de00";
24 spi3 = "/spi@7000da00";
25 usb0 = "/usb@7d000000";
26 usb1 = "/usb@7d004000";
27 usb2 = "/usb@7d008000";
31 device_type = "memory";
32 reg = <0x80000000 0x40000000>;
35 pcie-controller@00003000 {
37 avdd-pexa-supply = <&vdd2_reg>;
38 vdd-pexa-supply = <&vdd2_reg>;
39 avdd-pexb-supply = <&vdd2_reg>;
40 vdd-pexb-supply = <&vdd2_reg>;
41 avdd-pex-pll-supply = <&vdd2_reg>;
42 avdd-plle-supply = <&ldo6_reg>;
43 vddio-pex-ctl-supply = <&sys_3v3_reg>;
44 hvdd-pex-supply = <&sys_3v3_reg>;
47 nvidia,num-lanes = <4>;
51 nvidia,num-lanes = <1>;
56 nvidia,num-lanes = <1>;
61 * GEN1_I2C: I2C1_SDA/SCL on MXM3 pin 209/211 (e.g. RTC on carrier
66 clock-frequency = <100000>;
69 /* GEN2_I2C: unused */
72 * CAM_I2C: I2C3_SDA/SCL on MXM3 pin 201/203 (e.g. camera sensor on
77 clock-frequency = <100000>;
80 /* DDC: I2C2_SDA/SCL on MXM3 pin 205/207 (e.g. display EDID) */
83 clock-frequency = <100000>;
87 * PWR_I2C: power I2C to audio codec, PMIC, temperature sensor and
88 * touch screen controller
92 clock-frequency = <100000>;
95 compatible = "ti,tps65911";
98 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
99 #interrupt-cells = <2>;
100 interrupt-controller;
102 ti,system-power-controller;
107 vcc1-supply = <&sys_3v3_reg>;
108 vcc2-supply = <&sys_3v3_reg>;
109 vcc3-supply = <&vio_reg>;
110 vcc4-supply = <&sys_3v3_reg>;
111 vcc5-supply = <&sys_3v3_reg>;
112 vcc6-supply = <&vio_reg>;
113 vcc7-supply = <&charge_pump_5v0_reg>;
114 vccio-supply = <&sys_3v3_reg>;
117 #address-cells = <1>;
120 /* SW1: +V1.35_VDDIO_DDR */
122 regulator-name = "vddio_ddr_1v35";
123 regulator-min-microvolt = <1350000>;
124 regulator-max-microvolt = <1350000>;
131 "vdd_pexa,vdd_pexb,vdd_sata";
132 regulator-min-microvolt = <1050000>;
133 regulator-max-microvolt = <1050000>;
136 /* SW CTRL: +V1.0_VDD_CPU */
137 vddctrl_reg: vddctrl {
138 regulator-name = "vdd_cpu,vdd_sys";
139 regulator-min-microvolt = <1150000>;
140 regulator-max-microvolt = <1150000>;
146 regulator-name = "vdd_1v8_gen";
147 regulator-min-microvolt = <1800000>;
148 regulator-max-microvolt = <1800000>;
155 * EN_+V3.3 switching via FET:
156 * +V3.3_AUDIO_AVDD_S, +V3.3 and +V1.8_VDD_LAN
157 * see also v3_3 fixed supply
160 regulator-name = "en_3v3";
161 regulator-min-microvolt = <3300000>;
162 regulator-max-microvolt = <3300000>;
169 "avdd_dsi_csi,pwrdet_mipi";
170 regulator-min-microvolt = <1200000>;
171 regulator-max-microvolt = <1200000>;
176 regulator-name = "vdd_rtc";
177 regulator-min-microvolt = <1200000>;
178 regulator-max-microvolt = <1200000>;
184 * only required for analog RGB
187 regulator-name = "avdd_vdac";
188 regulator-min-microvolt = <2800000>;
189 regulator-max-microvolt = <2800000>;
194 * +V1.05_AVDD_PLLE: avdd_plle should be 1.05V
195 * but LDO6 can't set voltage in 50mV
199 regulator-name = "avdd_plle";
200 regulator-min-microvolt = <1100000>;
201 regulator-max-microvolt = <1100000>;
206 regulator-name = "avdd_pll";
207 regulator-min-microvolt = <1200000>;
208 regulator-max-microvolt = <1200000>;
212 /* +V1.0_VDD_DDR_HS */
214 regulator-name = "vdd_ddr_hs";
215 regulator-min-microvolt = <1000000>;
216 regulator-max-microvolt = <1000000>;
223 /* SPI1: Apalis SPI1 */
226 spi-max-frequency = <25000000>;
232 spi-max-frequency = <25000000>;
235 /* SPI5: Apalis SPI2 */
238 spi-max-frequency = <25000000>;
244 spi-max-frequency = <25000000>;
251 cd-gpios = <&gpio TEGRA_GPIO(CC, 5) GPIO_ACTIVE_LOW>;
258 cd-gpios = <&gpio TEGRA_GPIO(V, 3) GPIO_ACTIVE_LOW>;
267 /* EHCI instance 0: USB1_DP/N -> USBO1_DP/N */
272 nvidia,vbus-gpio = <&gpio TEGRA_GPIO(T, 5) GPIO_ACTIVE_HIGH>;
275 /* EHCI instance 1: USB2_DP/N -> USBH2_DP/N */
279 nvidia,vbus-gpio = <&gpio TEGRA_GPIO(DD, 1) GPIO_ACTIVE_HIGH>;
283 /* EHCI instance 2: USB3_DP/N -> USBH3_DP/N */
287 nvidia,vbus-gpio = <&gpio TEGRA_GPIO(DD, 1) GPIO_ACTIVE_HIGH>;
291 compatible = "simple-bus";
292 #address-cells = <1>;
295 sys_3v3_reg: regulator@100 {
296 compatible = "regulator-fixed";
298 regulator-name = "3v3";
299 regulator-min-microvolt = <3300000>;
300 regulator-max-microvolt = <3300000>;
304 charge_pump_5v0_reg: regulator@101 {
305 compatible = "regulator-fixed";
307 regulator-name = "5v0";
308 regulator-min-microvolt = <5000000>;
309 regulator-max-microvolt = <5000000>;