2 * Device Tree Source for UniPhier PH1-Pro4 SoC
4 * Copyright (C) 2014-2015 Masahiro Yamada <yamada.masahiro@socionext.com>
6 * SPDX-License-Identifier: GPL-2.0+ X11
9 /include/ "uniphier-common32.dtsi"
12 compatible = "socionext,ph1-pro4";
17 enable-method = "socionext,uniphier-smp";
21 compatible = "arm,cortex-a9";
23 next-level-cache = <&l2>;
28 compatible = "arm,cortex-a9";
30 next-level-cache = <&l2>;
35 arm_timer_clk: arm_timer_clk {
37 compatible = "fixed-clock";
38 clock-frequency = <50000000>;
43 compatible = "fixed-clock";
44 clock-frequency = <73728000>;
49 compatible = "fixed-clock";
50 clock-frequency = <50000000>;
56 l2: l2-cache@500c0000 {
57 compatible = "socionext,uniphier-system-cache";
58 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, <0x506c0000 0x400>;
59 interrupts = <0 174 4>, <0 175 4>;
61 cache-size = <(768 * 1024)>;
63 cache-line-size = <128>;
67 port0x: gpio@55000008 {
68 compatible = "socionext,uniphier-gpio";
69 reg = <0x55000008 0x8>;
74 port1x: gpio@55000010 {
75 compatible = "socionext,uniphier-gpio";
76 reg = <0x55000010 0x8>;
81 port2x: gpio@55000018 {
82 compatible = "socionext,uniphier-gpio";
83 reg = <0x55000018 0x8>;
88 port3x: gpio@55000020 {
89 compatible = "socionext,uniphier-gpio";
90 reg = <0x55000020 0x8>;
95 port4: gpio@55000028 {
96 compatible = "socionext,uniphier-gpio";
97 reg = <0x55000028 0x8>;
102 port5x: gpio@55000030 {
103 compatible = "socionext,uniphier-gpio";
104 reg = <0x55000030 0x8>;
109 port6x: gpio@55000038 {
110 compatible = "socionext,uniphier-gpio";
111 reg = <0x55000038 0x8>;
116 port7x: gpio@55000040 {
117 compatible = "socionext,uniphier-gpio";
118 reg = <0x55000040 0x8>;
123 port8x: gpio@55000048 {
124 compatible = "socionext,uniphier-gpio";
125 reg = <0x55000048 0x8>;
130 port9x: gpio@55000050 {
131 compatible = "socionext,uniphier-gpio";
132 reg = <0x55000050 0x8>;
137 port10x: gpio@55000058 {
138 compatible = "socionext,uniphier-gpio";
139 reg = <0x55000058 0x8>;
144 port11x: gpio@55000060 {
145 compatible = "socionext,uniphier-gpio";
146 reg = <0x55000060 0x8>;
151 port12x: gpio@55000068 {
152 compatible = "socionext,uniphier-gpio";
153 reg = <0x55000068 0x8>;
158 port13x: gpio@55000070 {
159 compatible = "socionext,uniphier-gpio";
160 reg = <0x55000070 0x8>;
165 port14x: gpio@55000078 {
166 compatible = "socionext,uniphier-gpio";
167 reg = <0x55000078 0x8>;
172 port17x: gpio@550000a0 {
173 compatible = "socionext,uniphier-gpio";
174 reg = <0x550000a0 0x8>;
179 port18x: gpio@550000a8 {
180 compatible = "socionext,uniphier-gpio";
181 reg = <0x550000a8 0x8>;
186 port19x: gpio@550000b0 {
187 compatible = "socionext,uniphier-gpio";
188 reg = <0x550000b0 0x8>;
193 port20x: gpio@550000b8 {
194 compatible = "socionext,uniphier-gpio";
195 reg = <0x550000b8 0x8>;
200 port21x: gpio@550000c0 {
201 compatible = "socionext,uniphier-gpio";
202 reg = <0x550000c0 0x8>;
207 port22x: gpio@550000c8 {
208 compatible = "socionext,uniphier-gpio";
209 reg = <0x550000c8 0x8>;
214 port23x: gpio@550000d0 {
215 compatible = "socionext,uniphier-gpio";
216 reg = <0x550000d0 0x8>;
221 port24x: gpio@550000d8 {
222 compatible = "socionext,uniphier-gpio";
223 reg = <0x550000d8 0x8>;
228 port25x: gpio@550000e0 {
229 compatible = "socionext,uniphier-gpio";
230 reg = <0x550000e0 0x8>;
235 port26x: gpio@550000e8 {
236 compatible = "socionext,uniphier-gpio";
237 reg = <0x550000e8 0x8>;
242 port27x: gpio@550000f0 {
243 compatible = "socionext,uniphier-gpio";
244 reg = <0x550000f0 0x8>;
249 port28x: gpio@550000f8 {
250 compatible = "socionext,uniphier-gpio";
251 reg = <0x550000f8 0x8>;
256 port29x: gpio@55000100 {
257 compatible = "socionext,uniphier-gpio";
258 reg = <0x55000100 0x8>;
263 port30x: gpio@55000108 {
264 compatible = "socionext,uniphier-gpio";
265 reg = <0x55000108 0x8>;
271 compatible = "socionext,uniphier-fi2c";
273 reg = <0x58780000 0x80>;
274 #address-cells = <1>;
276 interrupts = <0 41 4>;
277 pinctrl-names = "default";
278 pinctrl-0 = <&pinctrl_i2c0>;
280 clock-frequency = <100000>;
284 compatible = "socionext,uniphier-fi2c";
286 reg = <0x58781000 0x80>;
287 #address-cells = <1>;
289 interrupts = <0 42 4>;
290 pinctrl-names = "default";
291 pinctrl-0 = <&pinctrl_i2c1>;
293 clock-frequency = <100000>;
297 compatible = "socionext,uniphier-fi2c";
299 reg = <0x58782000 0x80>;
300 #address-cells = <1>;
302 interrupts = <0 43 4>;
303 pinctrl-names = "default";
304 pinctrl-0 = <&pinctrl_i2c2>;
306 clock-frequency = <100000>;
310 compatible = "socionext,uniphier-fi2c";
312 reg = <0x58783000 0x80>;
313 #address-cells = <1>;
315 interrupts = <0 44 4>;
316 pinctrl-names = "default";
317 pinctrl-0 = <&pinctrl_i2c3>;
319 clock-frequency = <100000>;
322 /* i2c4 does not exist */
324 /* chip-internal connection for DMD */
326 compatible = "socionext,uniphier-fi2c";
327 reg = <0x58785000 0x80>;
328 #address-cells = <1>;
330 interrupts = <0 25 4>;
332 clock-frequency = <400000>;
335 /* chip-internal connection for HDMI */
337 compatible = "socionext,uniphier-fi2c";
338 reg = <0x58786000 0x80>;
339 #address-cells = <1>;
341 interrupts = <0 26 4>;
343 clock-frequency = <400000>;
347 compatible = "socionext,uniphier-sdhc";
349 reg = <0x5a400000 0x200>;
350 interrupts = <0 76 4>;
351 pinctrl-names = "default", "1.8v";
352 pinctrl-0 = <&pinctrl_sd>;
353 pinctrl-1 = <&pinctrl_sd_1v8>;
358 emmc: sdhc@5a500000 {
359 compatible = "socionext,uniphier-sdhc";
361 reg = <0x5a500000 0x200>;
362 interrupts = <0 78 4>;
363 pinctrl-names = "default", "1.8v";
364 pinctrl-0 = <&pinctrl_emmc>;
365 pinctrl-1 = <&pinctrl_emmc_1v8>;
372 compatible = "socionext,uniphier-sdhc";
374 reg = <0x5a600000 0x200>;
375 interrupts = <0 85 4>;
376 pinctrl-names = "default", "1.8v";
377 pinctrl-0 = <&pinctrl_sd1>;
378 pinctrl-1 = <&pinctrl_sd1_1v8>;
384 compatible = "socionext,uniphier-ehci", "generic-ehci";
386 reg = <0x5a800100 0x100>;
387 interrupts = <0 80 4>;
388 pinctrl-names = "default";
389 pinctrl-0 = <&pinctrl_usb2>;
390 clocks = <&mio 3>, <&mio 6>;
394 compatible = "socionext,uniphier-ehci", "generic-ehci";
396 reg = <0x5a810100 0x100>;
397 interrupts = <0 81 4>;
398 pinctrl-names = "default";
399 pinctrl-0 = <&pinctrl_usb3>;
400 clocks = <&mio 4>, <&mio 6>;
404 compatible = "socionext,uniphier-xhci", "generic-xhci";
406 reg = <0x65a00000 0x100>;
407 interrupts = <0 134 4>;
408 pinctrl-names = "default";
409 pinctrl-0 = <&pinctrl_usb0>;
413 compatible = "socionext,uniphier-xhci", "generic-xhci";
415 reg = <0x65c00000 0x100>;
416 interrupts = <0 137 4>;
417 pinctrl-names = "default";
418 pinctrl-0 = <&pinctrl_usb1>;
423 clock-frequency = <25000000>;
427 clock-frequency = <73728000>;
431 clock-frequency = <73728000>;
435 clock-frequency = <73728000>;
439 clock-frequency = <73728000>;
443 compatible = "socionext,ph1-pro4-mioctrl";
444 clock-names = "stdmac", "ehci";
445 clocks = <&sysctrl 10>, <&sysctrl 18>;
449 compatible = "socionext,ph1-pro4-perictrl";
450 clock-names = "uart", "fi2c";
451 clocks = <&sysctrl 3>, <&sysctrl 4>;
455 compatible = "socionext,ph1-pro4-pinctrl", "syscon";
459 compatible = "socionext,ph1-pro4-sysctrl";