2 * Device Tree Source for UniPhier ProXstream2 SoC
4 * Copyright (C) 2015 Masahiro Yamada <yamada.masahiro@socionext.com>
6 * SPDX-License-Identifier: GPL-2.0+ X11
9 /include/ "uniphier-common32.dtsi"
12 compatible = "socionext,proxstream2";
17 enable-method = "socionext,uniphier-smp";
21 compatible = "arm,cortex-a9";
23 next-level-cache = <&l2>;
28 compatible = "arm,cortex-a9";
30 next-level-cache = <&l2>;
35 compatible = "arm,cortex-a9";
37 next-level-cache = <&l2>;
42 compatible = "arm,cortex-a9";
44 next-level-cache = <&l2>;
49 arm_timer_clk: arm_timer_clk {
51 compatible = "fixed-clock";
52 clock-frequency = <50000000>;
57 compatible = "fixed-clock";
58 clock-frequency = <88900000>;
63 compatible = "fixed-clock";
64 clock-frequency = <50000000>;
70 l2: l2-cache@500c0000 {
71 compatible = "socionext,uniphier-system-cache";
72 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, <0x506c0000 0x400>;
73 interrupts = <0 174 4>, <0 175 4>, <0 190 4>, <0 191 4>;
75 cache-size = <(1280 * 1024)>;
77 cache-line-size = <128>;
81 port0x: gpio@55000008 {
82 compatible = "socionext,uniphier-gpio";
83 reg = <0x55000008 0x8>;
88 port1x: gpio@55000010 {
89 compatible = "socionext,uniphier-gpio";
90 reg = <0x55000010 0x8>;
95 port2x: gpio@55000018 {
96 compatible = "socionext,uniphier-gpio";
97 reg = <0x55000018 0x8>;
102 port3x: gpio@55000020 {
103 compatible = "socionext,uniphier-gpio";
104 reg = <0x55000020 0x8>;
109 port4: gpio@55000028 {
110 compatible = "socionext,uniphier-gpio";
111 reg = <0x55000028 0x8>;
116 port5x: gpio@55000030 {
117 compatible = "socionext,uniphier-gpio";
118 reg = <0x55000030 0x8>;
123 port6x: gpio@55000038 {
124 compatible = "socionext,uniphier-gpio";
125 reg = <0x55000038 0x8>;
130 port7x: gpio@55000040 {
131 compatible = "socionext,uniphier-gpio";
132 reg = <0x55000040 0x8>;
137 port8x: gpio@55000048 {
138 compatible = "socionext,uniphier-gpio";
139 reg = <0x55000048 0x8>;
144 port9x: gpio@55000050 {
145 compatible = "socionext,uniphier-gpio";
146 reg = <0x55000050 0x8>;
151 port10x: gpio@55000058 {
152 compatible = "socionext,uniphier-gpio";
153 reg = <0x55000058 0x8>;
158 port12x: gpio@55000068 {
159 compatible = "socionext,uniphier-gpio";
160 reg = <0x55000068 0x8>;
165 port13x: gpio@55000070 {
166 compatible = "socionext,uniphier-gpio";
167 reg = <0x55000070 0x8>;
172 port14x: gpio@55000078 {
173 compatible = "socionext,uniphier-gpio";
174 reg = <0x55000078 0x8>;
179 port15x: gpio@55000080 {
180 compatible = "socionext,uniphier-gpio";
181 reg = <0x55000080 0x8>;
186 port16x: gpio@55000088 {
187 compatible = "socionext,uniphier-gpio";
188 reg = <0x55000088 0x8>;
193 port17x: gpio@550000a0 {
194 compatible = "socionext,uniphier-gpio";
195 reg = <0x550000a0 0x8>;
200 port18x: gpio@550000a8 {
201 compatible = "socionext,uniphier-gpio";
202 reg = <0x550000a8 0x8>;
207 port19x: gpio@550000b0 {
208 compatible = "socionext,uniphier-gpio";
209 reg = <0x550000b0 0x8>;
214 port20x: gpio@550000b8 {
215 compatible = "socionext,uniphier-gpio";
216 reg = <0x550000b8 0x8>;
221 port21x: gpio@550000c0 {
222 compatible = "socionext,uniphier-gpio";
223 reg = <0x550000c0 0x8>;
228 port22x: gpio@550000c8 {
229 compatible = "socionext,uniphier-gpio";
230 reg = <0x550000c8 0x8>;
235 port23x: gpio@550000d0 {
236 compatible = "socionext,uniphier-gpio";
237 reg = <0x550000d0 0x8>;
242 port24x: gpio@550000d8 {
243 compatible = "socionext,uniphier-gpio";
244 reg = <0x550000d8 0x8>;
249 port25x: gpio@550000e0 {
250 compatible = "socionext,uniphier-gpio";
251 reg = <0x550000e0 0x8>;
256 port26x: gpio@550000e8 {
257 compatible = "socionext,uniphier-gpio";
258 reg = <0x550000e8 0x8>;
263 port27x: gpio@550000f0 {
264 compatible = "socionext,uniphier-gpio";
265 reg = <0x550000f0 0x8>;
270 port28x: gpio@550000f8 {
271 compatible = "socionext,uniphier-gpio";
272 reg = <0x550000f8 0x8>;
278 compatible = "socionext,uniphier-fi2c";
280 reg = <0x58780000 0x80>;
281 #address-cells = <1>;
283 interrupts = <0 41 4>;
284 pinctrl-names = "default";
285 pinctrl-0 = <&pinctrl_i2c0>;
287 clock-frequency = <100000>;
291 compatible = "socionext,uniphier-fi2c";
293 reg = <0x58781000 0x80>;
294 #address-cells = <1>;
296 interrupts = <0 42 4>;
297 pinctrl-names = "default";
298 pinctrl-0 = <&pinctrl_i2c1>;
300 clock-frequency = <100000>;
304 compatible = "socionext,uniphier-fi2c";
306 reg = <0x58782000 0x80>;
307 #address-cells = <1>;
309 pinctrl-names = "default";
310 pinctrl-0 = <&pinctrl_i2c2>;
311 interrupts = <0 43 4>;
313 clock-frequency = <100000>;
317 compatible = "socionext,uniphier-fi2c";
319 reg = <0x58783000 0x80>;
320 #address-cells = <1>;
322 interrupts = <0 44 4>;
323 pinctrl-names = "default";
324 pinctrl-0 = <&pinctrl_i2c3>;
326 clock-frequency = <100000>;
329 /* chip-internal connection for DMD */
331 compatible = "socionext,uniphier-fi2c";
332 reg = <0x58784000 0x80>;
333 #address-cells = <1>;
335 interrupts = <0 45 4>;
337 clock-frequency = <400000>;
340 /* chip-internal connection for STM */
342 compatible = "socionext,uniphier-fi2c";
343 reg = <0x58785000 0x80>;
344 #address-cells = <1>;
346 interrupts = <0 25 4>;
348 clock-frequency = <400000>;
351 /* chip-internal connection for HDMI */
353 compatible = "socionext,uniphier-fi2c";
354 reg = <0x58786000 0x80>;
355 #address-cells = <1>;
357 interrupts = <0 26 4>;
359 clock-frequency = <400000>;
362 emmc: sdhc@5a000000 {
363 compatible = "socionext,uniphier-sdhc";
365 reg = <0x5a000000 0x800>;
366 interrupts = <0 78 4>;
367 pinctrl-names = "default";
368 pinctrl-0 = <&pinctrl_emmc>;
375 compatible = "socionext,uniphier-sdhc";
377 reg = <0x5a400000 0x800>;
378 interrupts = <0 76 4>;
379 pinctrl-names = "default", "1.8v";
380 pinctrl-0 = <&pinctrl_sd>;
381 pinctrl-1 = <&pinctrl_sd_1v8>;
387 compatible = "socionext,uniphier-xhci", "generic-xhci";
389 reg = <0x65a00000 0x100>;
390 interrupts = <0 134 4>;
391 pinctrl-names = "default";
392 pinctrl-0 = <&pinctrl_usb0>, <&pinctrl_usb2>;
396 compatible = "socionext,uniphier-xhci", "generic-xhci";
398 reg = <0x65c00000 0x100>;
399 interrupts = <0 137 4>;
400 pinctrl-names = "default";
401 pinctrl-0 = <&pinctrl_usb1>, <&pinctrl_usb3>;
406 clock-frequency = <25000000>;
410 clock-frequency = <88900000>;
414 clock-frequency = <88900000>;
418 clock-frequency = <88900000>;
422 clock-frequency = <88900000>;
426 compatible = "socionext,proxstream2-mioctrl";
427 clock-names = "stdmac";
428 clocks = <&sysctrl 10>;
432 compatible = "socionext,proxstream2-perictrl";
433 clock-names = "uart", "fi2c";
434 clocks = <&sysctrl 3>, <&sysctrl 4>;
438 compatible = "socionext,proxstream2-pinctrl", "syscon";
442 compatible = "socionext,proxstream2-sysctrl";