2 * Xilinx Zynq 7000 DTSI
3 * Describes the hardware common to all Zynq 7000-based boards.
5 * Copyright (C) 2011 - 2015 Xilinx
7 * SPDX-License-Identifier: GPL-2.0+
9 /include/ "skeleton.dtsi"
12 compatible = "xlnx,zynq-7000";
19 compatible = "arm,cortex-a9";
23 clock-latency = <1000>;
24 cpu0-supply = <®ulator_vccpint>;
33 compatible = "arm,cortex-a9";
41 compatible = "arm,cortex-a9-pmu";
42 interrupts = <0 5 4>, <0 6 4>;
43 interrupt-parent = <&intc>;
44 reg = < 0xf8891000 0x1000 0xf8893000 0x1000 >;
47 regulator_vccpint: fixedregulator@0 {
48 compatible = "regulator-fixed";
49 regulator-name = "VCCPINT";
50 regulator-min-microvolt = <1000000>;
51 regulator-max-microvolt = <1000000>;
58 compatible = "simple-bus";
61 interrupt-parent = <&intc>;
65 compatible = "xlnx,zynq-xadc-1.00.a";
66 reg = <0xf8007100 0x20>;
68 interrupt-parent = <&intc>;
73 compatible = "xlnx,zynq-can-1.0";
75 clocks = <&clkc 19>, <&clkc 36>;
76 clock-names = "can_clk", "pclk";
77 reg = <0xe0008000 0x1000>;
78 interrupts = <0 28 4>;
79 interrupt-parent = <&intc>;
80 tx-fifo-depth = <0x40>;
81 rx-fifo-depth = <0x40>;
85 compatible = "xlnx,zynq-can-1.0";
87 clocks = <&clkc 20>, <&clkc 37>;
88 clock-names = "can_clk", "pclk";
89 reg = <0xe0009000 0x1000>;
90 interrupts = <0 51 4>;
91 interrupt-parent = <&intc>;
92 tx-fifo-depth = <0x40>;
93 rx-fifo-depth = <0x40>;
96 gpio0: gpio@e000a000 {
97 compatible = "xlnx,zynq-gpio-1.0";
99 #interrupt-cells = <2>;
102 interrupt-controller;
103 interrupt-parent = <&intc>;
104 interrupts = <0 20 4>;
105 reg = <0xe000a000 0x1000>;
109 compatible = "cdns,i2c-r1p10";
112 interrupt-parent = <&intc>;
113 interrupts = <0 25 4>;
114 reg = <0xe0004000 0x1000>;
115 #address-cells = <1>;
120 compatible = "cdns,i2c-r1p10";
123 interrupt-parent = <&intc>;
124 interrupts = <0 48 4>;
125 reg = <0xe0005000 0x1000>;
126 #address-cells = <1>;
130 intc: interrupt-controller@f8f01000 {
131 compatible = "arm,cortex-a9-gic";
132 #interrupt-cells = <3>;
133 interrupt-controller;
134 reg = <0xF8F01000 0x1000>,
138 L2: cache-controller@f8f02000 {
139 compatible = "arm,pl310-cache";
140 reg = <0xF8F02000 0x1000>;
141 interrupts = <0 2 4>;
142 arm,data-latency = <3 2 2>;
143 arm,tag-latency = <2 2 2>;
148 mc: memory-controller@f8006000 {
149 compatible = "xlnx,zynq-ddrc-a05";
150 reg = <0xf8006000 0x1000>;
153 uart0: serial@e0000000 {
154 compatible = "xlnx,xuartps", "cdns,uart-r1p8";
156 clocks = <&clkc 23>, <&clkc 40>;
157 clock-names = "uart_clk", "pclk";
158 reg = <0xE0000000 0x1000>;
159 interrupts = <0 27 4>;
162 uart1: serial@e0001000 {
163 compatible = "xlnx,xuartps", "cdns,uart-r1p8";
165 clocks = <&clkc 24>, <&clkc 41>;
166 clock-names = "uart_clk", "pclk";
167 reg = <0xE0001000 0x1000>;
168 interrupts = <0 50 4>;
172 compatible = "xlnx,zynq-spi-r1p6";
173 reg = <0xe0006000 0x1000>;
175 interrupt-parent = <&intc>;
176 interrupts = <0 26 4>;
177 clocks = <&clkc 25>, <&clkc 34>;
178 clock-names = "ref_clk", "pclk";
179 spi-max-frequency = <166666700>;
180 #address-cells = <1>;
185 compatible = "xlnx,zynq-spi-r1p6";
186 reg = <0xe0007000 0x1000>;
188 interrupt-parent = <&intc>;
189 interrupts = <0 49 4>;
190 clocks = <&clkc 26>, <&clkc 35>;
191 clock-names = "ref_clk", "pclk";
192 spi-max-frequency = <166666700>;
193 #address-cells = <1>;
198 clock-names = "ref_clk", "pclk";
199 clocks = <&clkc 10>, <&clkc 43>;
200 compatible = "xlnx,zynq-qspi-1.0";
202 interrupt-parent = <&intc>;
203 interrupts = <0 19 4>;
204 reg = <0xe000d000 0x1000>;
205 #address-cells = <1>;
209 gem0: ethernet@e000b000 {
210 compatible = "cdns,zynq-gem", "cdns,gem";
211 reg = <0xe000b000 0x1000>;
213 interrupts = <0 22 4>;
214 clocks = <&clkc 30>, <&clkc 30>, <&clkc 13>;
215 clock-names = "pclk", "hclk", "tx_clk";
216 #address-cells = <1>;
220 gem1: ethernet@e000c000 {
221 compatible = "cdns,zynq-gem", "cdns,gem";
222 reg = <0xe000c000 0x1000>;
224 interrupts = <0 45 4>;
225 clocks = <&clkc 31>, <&clkc 31>, <&clkc 14>;
226 clock-names = "pclk", "hclk", "tx_clk";
227 #address-cells = <1>;
231 sdhci0: sdhci@e0100000 {
232 compatible = "arasan,sdhci-8.9a";
234 clock-names = "clk_xin", "clk_ahb";
235 clocks = <&clkc 21>, <&clkc 32>;
236 interrupt-parent = <&intc>;
237 interrupts = <0 24 4>;
238 reg = <0xe0100000 0x1000>;
241 sdhci1: sdhci@e0101000 {
242 compatible = "arasan,sdhci-8.9a";
244 clock-names = "clk_xin", "clk_ahb";
245 clocks = <&clkc 22>, <&clkc 33>;
246 interrupt-parent = <&intc>;
247 interrupts = <0 47 4>;
248 reg = <0xe0101000 0x1000>;
251 slcr: slcr@f8000000 {
252 #address-cells = <1>;
254 compatible = "xlnx,zynq-slcr", "syscon", "simple-bus";
255 reg = <0xF8000000 0x1000>;
259 compatible = "xlnx,ps7-clkc";
261 clock-output-names = "armpll", "ddrpll", "iopll", "cpu_6or4x",
262 "cpu_3or2x", "cpu_2x", "cpu_1x", "ddr2x", "ddr3x",
263 "dci", "lqspi", "smc", "pcap", "gem0", "gem1",
264 "fclk0", "fclk1", "fclk2", "fclk3", "can0", "can1",
265 "sdio0", "sdio1", "uart0", "uart1", "spi0", "spi1",
266 "dma", "usb0_aper", "usb1_aper", "gem0_aper",
267 "gem1_aper", "sdio0_aper", "sdio1_aper",
268 "spi0_aper", "spi1_aper", "can0_aper", "can1_aper",
269 "i2c0_aper", "i2c1_aper", "uart0_aper", "uart1_aper",
270 "gpio_aper", "lqspi_aper", "smc_aper", "swdt",
271 "dbg_trc", "dbg_apb";
276 compatible = "xlnx,zynq-reset";
282 pinctrl0: pinctrl@700 {
283 compatible = "xlnx,pinctrl-zynq";
289 dmac_s: dmac@f8003000 {
290 compatible = "arm,pl330", "arm,primecell";
291 reg = <0xf8003000 0x1000>;
292 interrupt-parent = <&intc>;
293 interrupt-names = "abort", "dma0", "dma1", "dma2", "dma3",
294 "dma4", "dma5", "dma6", "dma7";
295 interrupts = <0 13 4>,
304 clock-names = "apb_pclk";
307 devcfg: devcfg@f8007000 {
308 compatible = "xlnx,zynq-devcfg-1.0";
309 interrupt-parent = <&intc>;
310 interrupts = <0 8 4>;
311 reg = <0xf8007000 0x100>;
312 clocks = <&clkc 12>, <&clkc 15>, <&clkc 16>, <&clkc 17>, <&clkc 18>;
313 clock-names = "ref_clk", "fclk0", "fclk1", "fclk2", "fclk3";
317 global_timer: timer@f8f00200 {
318 compatible = "arm,cortex-a9-global-timer";
319 reg = <0xf8f00200 0x20>;
320 interrupts = <1 11 0x301>;
321 interrupt-parent = <&intc>;
325 ttc0: timer@f8001000 {
326 interrupt-parent = <&intc>;
327 interrupts = <0 10 4>, <0 11 4>, <0 12 4>;
328 compatible = "cdns,ttc";
330 reg = <0xF8001000 0x1000>;
333 ttc1: timer@f8002000 {
334 interrupt-parent = <&intc>;
335 interrupts = <0 37 4>, <0 38 4>, <0 39 4>;
336 compatible = "cdns,ttc";
338 reg = <0xF8002000 0x1000>;
341 scutimer: timer@f8f00600 {
342 interrupt-parent = <&intc>;
343 interrupts = <1 13 0x301>;
344 compatible = "arm,cortex-a9-twd-timer";
345 reg = <0xf8f00600 0x20>;
350 compatible = "xlnx,zynq-usb-2.20a", "chipidea,usb2";
353 interrupt-parent = <&intc>;
354 interrupts = <0 21 4>;
355 reg = <0xe0002000 0x1000>;
360 compatible = "xlnx,zynq-usb-2.20a", "chipidea,usb2";
363 interrupt-parent = <&intc>;
364 interrupts = <0 44 4>;
365 reg = <0xe0003000 0x1000>;
369 watchdog0: watchdog@f8005000 {
371 compatible = "cdns,wdt-r1p2";
372 interrupt-parent = <&intc>;
373 interrupts = <0 9 1>;
374 reg = <0xf8005000 0x1000>;