2 * clock specification for Xilinx ZynqMP ep108 development board
4 * (C) Copyright 2015, Xilinx, Inc.
6 * Michal Simek <michal.simek@xilinx.com>
8 * SPDX-License-Identifier: GPL-2.0+
13 compatible = "fixed-clock";
15 clock-frequency = <25000000>;
20 compatible = "fixed-clock";
22 clock-frequency = <111111111>;
26 compatible = "fixed-clock";
28 clock-frequency = <75000000>;
32 compatible = "fixed-clock";
34 clock-frequency = <50000000>;
35 clock-accuracy = <100>;
39 compatible = "fixed-clock";
41 clock-frequency = <100000000>;
45 compatible = "fixed-clock";
47 clock-frequency = <600000000>;
51 compatible = "fixed-clock";
53 clock-frequency = <22579200>;
54 clock-accuracy = <100>;
59 clocks = <&misc_clk &misc_clk>;
63 clocks = <&misc_clk &misc_clk>;
67 clocks = <&clk600>, <&clk100>;
71 clocks = <&clk600>, <&clk100>;
75 clocks = <&clk600>, <&clk100>;
79 clocks = <&clk600>, <&clk100>;
83 clocks = <&clk600>, <&clk100>;
87 clocks = <&clk600>, <&clk100>;
91 clocks = <&clk600>, <&clk100>;
95 clocks = <&clk600>, <&clk100>;
99 clocks = <&misc_clk>, <&misc_clk>, <&misc_clk>;
103 clocks = <&misc_clk>;
115 clocks = <&misc_clk &misc_clk>;
119 clocks = <&misc_clk &misc_clk>;
123 clocks = <&sata_clk>;
127 clocks = <&misc_clk>, <&misc_clk>;
131 clocks = <&misc_clk>, <&misc_clk>;
135 clocks = <&misc_clk &misc_clk>;
139 clocks = <&misc_clk &misc_clk>;
143 clocks = <&misc_clk &misc_clk>;
147 clocks = <&misc_clk>, <&misc_clk>;
151 clocks = <&misc_clk>, <&misc_clk>;
159 clocks = <&misc_clk>;
163 clocks = <&dp_aclk>, <&dp_aud_clk>;
166 &xlnx_dp_snd_codec0 {
167 clocks = <&dp_aud_clk>;
171 clocks = <&misc_clk>;